Analysis and design of a continuous-time sigma-delta modulator with 20MHz signal bandwidth, 53.6dB dynamic range and 51.4dB SNDR

被引:0
|
作者
Wang, Tao [1 ]
Liang, Liping [2 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
[2] Tsinghua Univ, Res Inst Informat Technol, Tsinghua Natl Lab Informat Sci & Technol, Beijing, Peoples R China
关键词
continuous time; sigma delta; wide band; ADC;
D O I
10.1109/DELTA.2008.17
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the non-idealities analysis, modelling and circuit implementation of a second-order two-bit Continuous-Time (CT) Sigma-Delta Modulator (SDM). The non-idealities such as quantizer metastability, clock jitter, finite integrator DC gain, circuit noises and non-linearities are discussed. Discrete time (DT) SDM model is first developed and then mapped onto CT-SDM model. Finally the circuit is implemented in 130nm CMOS technology. It achieves a simulated 53.6dB DR and 51.4dB SNDR over a 20MHz: signal bandwidth. The sampling clock frequency is 640MHz, producing an Over-Sampling-Ratio (OSR) of 16. Second order loop is intrinsically stable, while higher order loops tend to be unstable and much effort must be taken to maintain stability. Multi-bit internal quantizer is employed to obtain more aggressive quantization noise suppression and lower clock jitter sensitivity compared with higher order single bit structure. Spectre simulation shows that the power dissipation of the circuit is about 6mW at 1.8V supply.
引用
收藏
页码:79 / +
页数:2
相关论文
共 50 条