Analysis and design of a continuous-time sigma-delta modulator with 20MHz signal bandwidth, 53.6dB dynamic range and 51.4dB SNDR

被引:0
|
作者
Wang, Tao [1 ]
Liang, Liping [2 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
[2] Tsinghua Univ, Res Inst Informat Technol, Tsinghua Natl Lab Informat Sci & Technol, Beijing, Peoples R China
关键词
continuous time; sigma delta; wide band; ADC;
D O I
10.1109/DELTA.2008.17
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the non-idealities analysis, modelling and circuit implementation of a second-order two-bit Continuous-Time (CT) Sigma-Delta Modulator (SDM). The non-idealities such as quantizer metastability, clock jitter, finite integrator DC gain, circuit noises and non-linearities are discussed. Discrete time (DT) SDM model is first developed and then mapped onto CT-SDM model. Finally the circuit is implemented in 130nm CMOS technology. It achieves a simulated 53.6dB DR and 51.4dB SNDR over a 20MHz: signal bandwidth. The sampling clock frequency is 640MHz, producing an Over-Sampling-Ratio (OSR) of 16. Second order loop is intrinsically stable, while higher order loops tend to be unstable and much effort must be taken to maintain stability. Multi-bit internal quantizer is employed to obtain more aggressive quantization noise suppression and lower clock jitter sensitivity compared with higher order single bit structure. Spectre simulation shows that the power dissipation of the circuit is about 6mW at 1.8V supply.
引用
收藏
页码:79 / +
页数:2
相关论文
共 50 条
  • [21] A 0.5 V 65.7 dB 1 MHz continuous-time complex delta sigma modulator
    He, Xiao-yong
    Pun, Kong-pang
    Tang, Siu-kei
    Choy, Chiu-sing
    Kinget, Peter
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 66 (02) : 255 - 267
  • [22] A 0.5 V 65.7 dB 1 MHz continuous-time complex delta sigma modulator
    Xiao-yong He
    Kong-pang Pun
    Siu-kei Tang
    Chiu-sing Choy
    Peter Kinget
    Analog Integrated Circuits and Signal Processing, 2011, 66 : 255 - 267
  • [23] A 100-MHz bandpass sigma-delta modulator with a 75-dB dynamic range for IF receivers
    袁宇丹
    李立
    常虹
    郭亚炜
    程旭
    曾晓洋
    半导体学报, 2011, 32 (02) : 73 - 78
  • [24] A 100-MHz bandpass sigma-delta modulator with a 75-dB dynamic range for IF receivers
    Yuan Yudan
    Li Li
    Chang Hong
    Guo Yawei
    Cheng Xu
    Zeng Xiaoyang
    JOURNAL OF SEMICONDUCTORS, 2011, 32 (02)
  • [25] An 81.5dB SNDR, 2.5 MHz Bandwidth Incremental Continuous-Time Delta-Sigma ADC in 180 nm CMOS
    Unnam, Aswani Kumar
    Banerjee, Paramita
    Krishnapura, Nagendra
    IEEE SOLID-STATE CIRCUITS LETTERS, 2024, 7 : 191 - 194
  • [26] A 12 mW Low Power Continuous-Time Bandpass ΔΣ Modulator With 58 dB SNDR and 24 MHz Bandwidth at 200 MHz IF
    Chae, Hyungil
    Jeong, Jaehun
    Manganaro, Gabriele
    Flynn, Michael P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (02) : 405 - 415
  • [27] A 1-V 5-MHz Bandwidth 68.3-dB SNDR Continuous-Time Delta-Sigma Modulator With a Feedback-Assisted Quantizer
    Weng, Chan-Hsiang
    Lin, Yung-Yu
    Lin, Tsung-Hsien
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (05) : 1085 - 1093
  • [28] A 2.52-mW continuous-time Sigma Delta modulator with 72 dB dynamic range for FM radio
    Chen Mingyi
    Zhou Liguo
    Bian Chenghao
    Yan Jun
    Shi Yin
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (10)
  • [29] Design of a 5GS/s 200 MHz BW 74.8 dB SNDR Continuous-Time Sigma Delta Modulator in 28nm CMOS
    Li, Hongyu
    Li, Fule
    Li, Weitao
    Jiang, Hanjun
    Wang, Zhihua
    2018 7TH IEEE INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2018, : 82 - 85
  • [30] A power efficient continuous time ΔΣ modulator with 15 MHz bandwidth and 70 dB dynamic range
    Karthikeyan Reddy
    Shanthi Pavan
    Analog Integrated Circuits and Signal Processing, 2010, 63 : 397 - 406