Analysis and design of a continuous-time sigma-delta modulator with 20MHz signal bandwidth, 53.6dB dynamic range and 51.4dB SNDR

被引:0
|
作者
Wang, Tao [1 ]
Liang, Liping [2 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
[2] Tsinghua Univ, Res Inst Informat Technol, Tsinghua Natl Lab Informat Sci & Technol, Beijing, Peoples R China
关键词
continuous time; sigma delta; wide band; ADC;
D O I
10.1109/DELTA.2008.17
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the non-idealities analysis, modelling and circuit implementation of a second-order two-bit Continuous-Time (CT) Sigma-Delta Modulator (SDM). The non-idealities such as quantizer metastability, clock jitter, finite integrator DC gain, circuit noises and non-linearities are discussed. Discrete time (DT) SDM model is first developed and then mapped onto CT-SDM model. Finally the circuit is implemented in 130nm CMOS technology. It achieves a simulated 53.6dB DR and 51.4dB SNDR over a 20MHz: signal bandwidth. The sampling clock frequency is 640MHz, producing an Over-Sampling-Ratio (OSR) of 16. Second order loop is intrinsically stable, while higher order loops tend to be unstable and much effort must be taken to maintain stability. Multi-bit internal quantizer is employed to obtain more aggressive quantization noise suppression and lower clock jitter sensitivity compared with higher order single bit structure. Spectre simulation shows that the power dissipation of the circuit is about 6mW at 1.8V supply.
引用
收藏
页码:79 / +
页数:2
相关论文
共 50 条
  • [1] A fifth-order continuous-time sigma-delta modulator with 62-dB dynamic range and 2MHz bandwidth
    Wu, Rong
    Long, John. R.
    van de Gevel, Marcel
    Glassche, Gerard
    2007 PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2007, : 17 - +
  • [2] A 36-mW Continuous-Time Sigma-Delta Modulator with 74db Dynamic Range and 10-MHz Bandwidth
    Hong, Kuo-Che
    Chiueh, Herming
    PROCEEDINGS OF THE 2010 18TH IEEE/IFIP INTERNATIONAL CONFERENCE ON VLSI AND SYSTEM-ON-CHIP, 2010, : 392 - 395
  • [3] A 20-MHz bandwidth, 75-dB dynamic range, continuous-time delta-sigma modulator with reduced nonidealities
    Song, Seokjae
    Lee, Jaeseong
    Roh, Jeongjin
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (08) : 1370 - 1380
  • [4] A continuous-time ΣΔ modulator with 88-dB dynamic range and 1.1-MHz signal bandwidth
    Yan, SL
    Sánchez-Sinencio, E
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (01) : 75 - 86
  • [5] A continuous-time ΣΔ modulator with 88dB dynamic range and 1.1MHz signal bandwidth
    Yan, SL
    Sánchez-Sinencio, E
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 62 - +
  • [6] A 70dB SNDR Continuous-Time Sigma-Delta Modulator in Sub-GHz Communication System
    Phuong Nguyen
    Cuong Huynh
    2024 IEEE TENTH INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS, ICCE 2024, 2024, : 148 - 152
  • [7] Design of a 6th-order Continuous-time Bandpass Delta-Sigma Modulator with 250 MHz IF, 25 MHz Bandwidth, and over 75 dB SNDR
    Yang, Xi
    Lee, Hae-Seung
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [8] Continuous-time sigma-delta ADC in 1.2-v 90-nm CMOS with 61-dB peak SNDR and 74-dB dynamic range in 10-MHz bandwidth
    Enright, David
    Dedic, Ian
    Allen, Gavin
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2008, 44 (03): : 264 - 273
  • [9] A 20.7 mW Continuous-time ΔΣ Modulator with 15 MHz Bandwidth and 70 dB Dynamic Range
    Reddy, Karthikeyan
    Pavan, Shanthi
    ESSCIRC 2008: PROCEEDINGS OF THE 34TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 210 - 213
  • [10] A Sixth-Order 200 MHz IF Bandpass Sigma-Delta Modulator With Over 68 dB SNDR in 10 MHz Bandwidth
    Lu, Cho-Ying
    Silva-Rivas, Jose Fabian
    Kode, Praveena
    Silva-Martinez, Jose
    Hoyos, Sebastian
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) : 1122 - 1136