Exponential Extended Flash Time-to-Digital Converter

被引:0
|
作者
Chen, Peng [1 ]
Staszewski, Robert Bogdan [1 ]
机构
[1] Univ Coll Dublin, Dublin, Ireland
关键词
TDC; two stages; DTC-based ADPLL; exponential; DLL;
D O I
10.1109/EBCCSP.2016.7605281
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The digital-to-time converter (DTC)-based all-digital phase locked loop (ADPLL) attracts more and more attention due to its ultra-lower power consumption characteristic [1]. With DTC, the time-to-digital converter's (TDC) requirements are relaxed, not only for its range but also for its nonlinearity. However, the shortened TDC range, which is less than one digital controlled oscillator (DCO) output period in the new architecture makes the settling time longer and the TDC gain calibration difficult. This work introduces a technique to extend the TDC range by 16 times to accelerate the settling process, while the extended part can be disabled when ADPLL is in lock. Furthermore, the TDC gain calibration is easier.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] Time-to-Digital Converter with Serial Output Interface
    Koscielnik, Dariusz
    Jableka, Marek
    Miskowicz, Marek
    ICSES 2008 INTERNATIONAL CONFERENCE ON SIGNALS AND ELECTRONIC SYSTEMS, CONFERENCE PROCEEDINGS, 2008, : 125 - 128
  • [22] A prescaler circuit for a superconductive time-to-digital converter
    Kaplan, SB
    Kirichenko, AF
    Mukhanov, OA
    Sarwana, S
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2001, 11 (01) : 513 - 516
  • [23] WIDE-RANGE TIME-TO-DIGITAL CONVERTER
    NUMAO, T
    KOBAYASHI, T
    YOSHIDA, Y
    NUCLEAR INSTRUMENTS & METHODS, 1978, 157 (03): : 451 - 454
  • [24] A Time-To-Digital Converter with a Resolution of 2 ns
    V. V. Sidorkin
    Instruments and Experimental Techniques, 2018, 61 : 355 - 358
  • [25] Harmonic Ring Oscillator Time-to-Digital Converter
    Caram, Juan Pablo
    Galloway, Jeff
    Kenney, J. Stevenson
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 161 - 164
  • [26] A Multihit Time-to-Digital Converter Architecture on FPGA
    Amiri, Amir Mohammad
    Boukadoum, Mounir
    Khouas, Abdelhakim
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2009, 58 (03) : 530 - 540
  • [27] A novel differential mode time-to-digital converter
    Hwang, CS
    Jiang, MH
    Tsao, HW
    Chen, LC
    ICEMI'99: FOURTH INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, VOLS 1 AND 2, CONFERENCE PROCEEDINGS, 1999, : 576 - 580
  • [28] A Time-To-Digital Converter with a Resolution of 2 ns
    Sidorkin, V. V.
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 2018, 61 (03) : 355 - 358
  • [29] Integral-type Time-to-Digital Converter
    Sasaki, Yuto
    Kobayashi, Haruo
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 899 - 901
  • [30] A Coarse-Fine Time-to-Digital Converter
    Chen, Ya-Qian
    Meng, Li-Ya
    Lin, Xiao-Gang
    2017 INTERNATIONAL CONFERENCE ON INFORMATION SCIENCE AND TECHNOLOGY (IST 2017), 2017, 11