Exponential Extended Flash Time-to-Digital Converter

被引:0
|
作者
Chen, Peng [1 ]
Staszewski, Robert Bogdan [1 ]
机构
[1] Univ Coll Dublin, Dublin, Ireland
关键词
TDC; two stages; DTC-based ADPLL; exponential; DLL;
D O I
10.1109/EBCCSP.2016.7605281
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The digital-to-time converter (DTC)-based all-digital phase locked loop (ADPLL) attracts more and more attention due to its ultra-lower power consumption characteristic [1]. With DTC, the time-to-digital converter's (TDC) requirements are relaxed, not only for its range but also for its nonlinearity. However, the shortened TDC range, which is less than one digital controlled oscillator (DCO) output period in the new architecture makes the settling time longer and the TDC gain calibration difficult. This work introduces a technique to extend the TDC range by 16 times to accelerate the settling process, while the extended part can be disabled when ADPLL is in lock. Furthermore, the TDC gain calibration is easier.
引用
收藏
页数:4
相关论文
共 50 条
  • [11] A REVIEW OF CMOS TIME-TO-DIGITAL CONVERTER
    Wang, Zixuan
    Huang, Cheng
    Wu, Jianhui
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (07)
  • [12] High Resolution Flash Time-to-Digital Converter with Sub-Picosecond Measurement Capabilities
    Minas, Nikolaos
    Kinniment, David
    Russell, Gordon
    Yakovlev, Alex
    2008 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2008, : 81 - 84
  • [13] 0.5 NS RESOLUTION, 8-BIT TIME-TO-DIGITAL CONVERTER WITH FLASH ADC
    SOBCZYNSKI, C
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 1987, 256 (01): : 116 - 120
  • [14] A Time-to-Digital Converter with Small Circuitry
    Shimizu, Kazuya
    Kaneta, Masato
    Lin, HaiJun
    Kobayashi, Haruo
    Takai, Nobukazu
    Hotta, Masao
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 109 - +
  • [15] An interpolating time-to-digital converter on an FPGA
    V. A. Chulkov
    A. V. Medvedev
    Instruments and Experimental Techniques, 2009, 52 : 788 - 792
  • [16] CMOS time-to-digital converter without delay time
    Choi, JH
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (05) : 1216 - 1218
  • [17] A Pipeline Time-to-Digital Converter with a Programmable Time Amplifier
    Wang, Zixuan
    Xu, Hao
    Ding, Hao
    Xia, Xiaojuan
    Ji, Xincun
    Hu, Shanwen
    Guo, Yufeng
    Wang, Rong
    He, Haihang
    2018 IEEE SYMPOSIUM ON COMPUTER APPLICATIONS & INDUSTRIAL ELECTRONICS (ISCAIE 2018), 2018, : 372 - 375
  • [18] Designing time-to-digital converter for asynchronous ADCs
    Koscielnik, Dariusz
    Miskowicz, Marek
    PROCEEDINGS OF THE 2007 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2007, : 275 - +
  • [19] Measuring Metastability Using a Time-to-Digital Converter
    Polzer, Thomas
    Huemer, Florian
    Steininger, Andreas
    2017 20TH IEEE INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUIT & SYSTEMS (DDECS), 2017, : 116 - 121
  • [20] Design of Time-to-Digital converter output interface
    Miskowicz, Marek
    2008 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, PROCEEDINGS, 2008, : 150 - 153