Exponential Extended Flash Time-to-Digital Converter

被引:0
作者
Chen, Peng [1 ]
Staszewski, Robert Bogdan [1 ]
机构
[1] Univ Coll Dublin, Dublin, Ireland
来源
2016 2ND INTERNATIONAL CONFERENCE ON EVENT-BASED CONTROL, COMMUNICATION, AND SIGNAL PROCESSING (EBCCSP) | 2016年
关键词
TDC; two stages; DTC-based ADPLL; exponential; DLL;
D O I
10.1109/EBCCSP.2016.7605281
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The digital-to-time converter (DTC)-based all-digital phase locked loop (ADPLL) attracts more and more attention due to its ultra-lower power consumption characteristic [1]. With DTC, the time-to-digital converter's (TDC) requirements are relaxed, not only for its range but also for its nonlinearity. However, the shortened TDC range, which is less than one digital controlled oscillator (DCO) output period in the new architecture makes the settling time longer and the TDC gain calibration difficult. This work introduces a technique to extend the TDC range by 16 times to accelerate the settling process, while the extended part can be disabled when ADPLL is in lock. Furthermore, the TDC gain calibration is easier.
引用
收藏
页数:4
相关论文
共 8 条
  • [1] Chen P., 2015, P EUR SOL STAT CIRC
  • [2] Chillara V. K., 2014, IEEE INT SOL STAT CI
  • [3] A 9.2-12.7 GHz Wideband Fractional-N Subsampling PLL in 28 nm CMOS With 280 fs RMS Jitter
    Raczkowski, Kuba
    Markulic, Nereo
    Hershberg, Benjamin
    Craninckx, Jan
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (05) : 1203 - 1213
  • [4] A High-Linearity Digital-to-Time Converter Technique: Constant-Slope Charging
    Ru, Jiayoon Zhiyu
    Palattella, Claudia
    Geraedts, Paul
    Klumperink, Eric
    Nauta, Bram
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (06) : 1412 - 1423
  • [5] 1.3 V 20 ps time-to-digital converter for frequency synthesis in 90-nm CMOS
    Staszewski, RB
    Vemulapalli, S
    Vallur, P
    Wallberg, J
    Balsara, PT
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (03) : 220 - 224
  • [6] Phase-domain all-digital phase-locked loop
    Staszewski, RB
    Balsara, PT
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (03) : 159 - 163
  • [7] Wu Y., 2015, IEEE RFIC
  • [8] Zhuang JC., 2012, IEEE INT EL CIRC SYS