Design of High-Performance InAs-Si Heterojunction 2D-2D Tunnel FETs With Lateral and Vertical Tunneling Paths

被引:8
作者
Carrillo-Nunez, Hamilton [1 ]
Luisier, Mathieu [1 ]
Schenk, Andreas [1 ]
机构
[1] ETH, Integrated Syst Lab, CH-8092 Zurich, Switzerland
关键词
2D-2D density-of-state (DOS) switches; InAs-Si tunnel FETs; lateral and vertical band-to-band tunneling (BTBT);
D O I
10.1109/TED.2016.2620155
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Double-gate tunneling FETs (TFETs) exploiting the 2D density-of-state switch are studied. A full-band and atomistic quantum transport simulator based on the sp(3)d(5)s* tight-binding model is used to solve the quantum transport problem taking into account both lateral and vertical band-to-band tunneling paths. The tunneling paths are identified by means of the calculation of the electron and hole generation rates. They are computed with an in-house tool based on the Flietner imaginary dispersion and a non-local path band-to-band tunneling model. First, a InGaAs electron-hole bilayer TFET is investigated. It is found that the suppression of lateral tunneling components is crucial to obtain a steep slope in this device. On the other hand, the presence of both tunneling components can boost the ON-current of TFETs. The latter can be achieved by implementing an InAs-Si heterostructure as 2D-2D TFET. Such a combination offers a device solution with both steep subthermal subthreshold swing and high ON-current. In the best case of an extremely thin InAs-Si 2D-2D TFET, the minimal swing would be SS = 28 mV/decade and the ON-current would reach 240 mu A/mu m.
引用
收藏
页码:5041 / 5047
页数:7
相关论文
共 16 条
[1]   Underlap counterdoping as an efficient means to suppress lateral leakage in the electron-hole bilayer tunnel FET [J].
Alper, C. ;
Palestri, P. ;
Padilla, J. L. ;
Ionescu, A. M. .
SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2016, 31 (04)
[2]  
[Anonymous], 2012, INT ELECT DEVICES M, DOI DOI 10.1109/IEDM.2012.6479056
[3]  
[Anonymous], 2013, SENT DEV UGUID
[4]   Si-InAs heterojunction Esaki tunnel diodes with high current densities [J].
Bjork, M. T. ;
Schmid, H. ;
Bessire, C. D. ;
Moselund, K. E. ;
Ghoneim, H. ;
Karg, S. ;
Lortscher, E. ;
Riel, H. .
APPLIED PHYSICS LETTERS, 2010, 97 (16)
[5]  
Carrillo-Nuñez H, 2016, PROC EUR S-STATE DEV, P188, DOI 10.1109/ESSDERC.2016.7599618
[6]   Analysis of InAs-Si heterojunction nanowire tunnel FETs: Extreme confinement vs. bulk [J].
Carrillo-Nunez, Hamilton ;
Luisier, Mathieu ;
Schenk, Andreas .
SOLID-STATE ELECTRONICS, 2015, 113 :61-67
[7]   E(K) RELATION FOR A 2-BAND SCHEME OF SEMICONDUCTORS AND APPLICATION TO METAL-SEMICONDUCTOR CONTACT [J].
FLIETNER, H .
PHYSICA STATUS SOLIDI B-BASIC RESEARCH, 1972, 54 (01) :201-208
[8]   Tunnel field-effect transistors as energy-efficient electronic switches [J].
Ionescu, Adrian M. ;
Riel, Heike .
NATURE, 2011, 479 (7373) :329-337
[9]  
Lattanzio L., 2011, ESSDERC 2011 - 41st European Solid State Device Research Conference, P259, DOI 10.1109/ESSDERC.2011.6044185
[10]   Performance of AlGaSb/InAs TFETs With Gate Electric Field and Tunneling Direction Aligned [J].
Lu, Yeqing ;
Zhou, Guangle ;
Li, Rui ;
Liu, Qingmin ;
Zhang, Qin ;
Vasen, Timothy ;
Chae, Soo Doo ;
Kosel, Thomas ;
Wistey, Mark ;
Xing, Huili ;
Seabaugh, Alan ;
Fay, Patrick .
IEEE ELECTRON DEVICE LETTERS, 2012, 33 (05) :655-657