A Low-Power GSM/EDGE/WCDMA Polar Transmitter in 65-nm CMOS

被引:37
|
作者
Youssef, Michael [1 ,2 ]
Zolfaghari, Alireza [1 ]
Mohammadi, Behnam [1 ]
Darabi, Hooman [1 ]
Abidi, Asad A. [2 ]
机构
[1] Broadcom Corp, Irvine, CA 92617 USA
[2] Univ Calif Los Angeles, Los Angeles, CA 90095 USA
关键词
CMOS; low-power; multimode; polar; transmitter; two-point injection PLL; VCO linearization; WCDMA; DIGITALLY-CONTROLLED OSCILLATOR; FRACTIONAL-N SYNTHESIZER; DELTA-SIGMA-MODULATION; ENVELOPE; DESIGN;
D O I
10.1109/JSSC.2011.2166432
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-power, multimode polar transmitter based on a two-point injection PLL with a linearized VCO is implemented in 65-nm CMOS technology. A wideband feedback loop, nested inside the PLL with negligible area and power consumption over-head, linearizes and accurately controls the tuning characteristic of the VCO, which is a key requirement when directly modulating the oscillator. Differential delay between AM-PM paths is predictable and is self-calibrated. In WCDMA mode, the transmitter achieves -42/58-dBc ACLR at 5/10-MHz offsets, -159-dBc/Hz receive band noise, and 2.9% EVM at 0-dBm output power while drawing 40-mA from a 3.6-V battery. The DG09 battery current is 25-mA based on a typical PA gain profile and the chip active area is 0.7-mm(2).
引用
收藏
页码:3061 / 3074
页数:14
相关论文
共 50 条
  • [21] A 65-nm GSM/GPRS/EDGE SoC With Integrated BT/FM
    Wu, Tzung-Han
    Chang, Hsiang-Hui
    Chen, Shin-Fu
    Chiu, Chinq-Shiun
    Lai, Li-Shin
    Wang, Chi-Hsueh
    Yang, Song-Yu
    Lin, Ta-Hsin
    Chen, Jhy-Rong
    Tsai, Hung-Chieh
    Yu, Chi-Yao
    Su, Sheng-Yuan
    Yu, Tai-Yuan
    Chin, Chieh-Chuan
    Dehng, Guang-Kaai
    Marques, Augusto
    Wang, Caiyi
    Chien, George
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (05) : 1161 - 1173
  • [22] A low-power 12.5 Gbps serial link transmitter ASIC for particle detectors in 65nm CMOS
    Feng, Y.
    Chen, J.
    You, Y.
    Tang, Y.
    Fan, Q.
    Zuo, Z.
    Pendyala, P.
    Gong, D.
    Liu, T.
    Ye, J.
    JOURNAL OF INSTRUMENTATION, 2017, 12
  • [23] A Low-Power NB-IoT Transceiver With Digital-Polar Transmitter in 180-nm CMOS
    Song, Zheng
    Liu, Xiliang
    Zhao, Xiaokun
    Liu, Qiongbing
    Jin, Zongming
    Chi, Baoyong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (09) : 2569 - 2581
  • [24] A Low-Power and Highly Linear 14-bit Parallel Sampling TDC With Power Gating and DEM in 65-nm CMOS
    Liu, Supeng
    Zheng, Yuanjin
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (03) : 1083 - 1091
  • [25] A Reconfigurable Low-Voltage and Low-Power Millimeter-Wave Dual-Band Mixer in 65-nm CMOS
    Zhu, Fang
    Wang, Kuangda
    Wu, Ke
    IEEE ACCESS, 2019, 7 : 33359 - 33368
  • [26] A 65-nm low-power high-linearity ΣΔ ADC for audio applications
    Liao Lu
    Sun Ying
    Han Yan
    Liang Guo
    Luo Hao
    Liu XiaoPeng
    SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (04) : 1 - 7
  • [27] A low-voltage low-power fully differential rail-to-rail input/output opamp in 65-nm CMOS
    Yan, Weixun
    Kolm, Robert
    Zimmermann, Horst
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2274 - 2277
  • [28] A 65-nm low-power high-linearity ΣΔ ADC for audio applications
    Lu Liao
    Ying Sun
    Yan Han
    Guo Liang
    Hao Luo
    XiaoPeng Liu
    Science China Information Sciences, 2014, 57 : 1 - 7
  • [29] A 65-nm low-power high-linearity Σ△ ADC for audio applications
    LIAO Lu
    SUN Ying
    HAN Yan
    LIANG Guo
    LUO Hao
    LIU XiaoPeng
    Science China(Information Sciences), 2014, 57 (04) : 201 - 207
  • [30] A 152-GHz OOK Transmitter With 3-dBm Output Power in 65-nm CMOS
    Meng, Xiangyu
    Chi, Baoyong
    Wang, Zhihua
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2017, 27 (08) : 748 - 750