共 50 条
- [1] A Low-Power ΣΔ ADC Optimized for GSM/EDGE Standard in 65-nm CMOS 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1109 - 1112
- [4] Low-power Comparator in 65-nm CMOS with reduced delay time 23RD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS CIRCUITS AND SYSTEMS (ICECS 2016), 2016, : 736 - 739
- [8] A Low-Power Double-Tail fT-Doubler Comparator in 65-nm CMOS 2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 853 - 856
- [9] A Low-power 50-GHz LC-VCO in a 65-nm CMOS Technology 2015 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), VOLS 1-3, 2015,