HOPE: An efficient parallel fault simulator for synchronous sequential circuits

被引:0
|
作者
Lee, HK [1 ]
Ha, DS [1 ]
机构
[1] VIRGINIA POLYTECH INST & STATE UNIV, DEPT ELECT ENGN, BLACKSBURG, VA 24061 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
HOPE is an efficient parallel fault simulator for synchronous sequential circuits that employs the parallel version of the single fault propagation technique. HOPE is based on an earlier fault simulator called PROOFS, which employs several heuristics to efficiently drop faults and to avoid simulation of many inactive faults, In this paper, we propose three new techniques that substantially speed up parallel fault simulation: 1) reduction of faults simulated in paralell through mapping nonstem faults to stem faults, 2) a new fault injection method called functional fault injection, and 3) a combination of a static fault ordering method and a dynamic fault ordering method. Based on our experiments, our fault simulator, HOPE, which incorporates the proposed techniques, is about 1.6 times faster than PROOFS for 16 benchmark circuits.
引用
收藏
页码:1048 / 1058
页数:11
相关论文
共 50 条
  • [31] On improving a fault simulation based test generator for synchronous sequential circuits
    Guo, RF
    Reddy, SM
    Pomeranz, I
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 82 - 87
  • [32] A parallel approach solving the test generation problem for synchronous sequential circuits
    Dahmen, HC
    Gläser, U
    Vierhaus, HT
    PARALLEL COMPUTING: FUNDAMENTALS, APPLICATIONS AND NEW DIRECTIONS, 1998, 12 : 549 - 556
  • [33] An efficient path-delay fault simulator for mixed level circuits
    Kang, YS
    Yim, YT
    Kang, SH
    NINTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE AND EXHIBIT, PROCEEDINGS, 1996, : 263 - 266
  • [34] A method for reducing the target fault list of crosstalk faults in synchronous sequential circuits
    Takahashi, H
    Keller, KJ
    Le, KT
    Saluja, KK
    Takamatsu, Y
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (02) : 252 - 263
  • [35] On efficient extraction of partially specified test sets for synchronous sequential circuits
    El-Maleh, A
    Al-Utaibi, K
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 545 - 548
  • [36] TRI P+P: A fault simulator for three-state sequential circuits
    Li, JY
    Lin, ZH
    PROCEEDINGS OF THE 6TH INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN & COMPUTER GRAPHICS, 1999, : 541 - 544
  • [37] Fuzzy delay model based fault simulator for crosstalk delay fault test generation in asynchronous sequential circuits
    S JAYANTHY
    M C BHUVANESWARI
    Sadhana, 2015, 40 : 107 - 119
  • [38] Fuzzy delay model based fault simulator for crosstalk delay fault test generation in asynchronous sequential circuits
    Jayanthy, S.
    Bhuvaneswari, M. C.
    SADHANA-ACADEMY PROCEEDINGS IN ENGINEERING SCIENCES, 2015, 40 (01): : 107 - 119
  • [39] FAULT-DIAGNOSIS IN SYNCHRONOUS SEQUENTIAL-CIRCUITS BASED ON AN EFFECT CAUSE ANALYSIS
    ABRAMOVICI, M
    BREUER, MA
    IEEE TRANSACTIONS ON COMPUTERS, 1982, 31 (12) : 1165 - 1172
  • [40] EXTEST: A method to extend test sequences of synchronous sequential circuits to increase the fault coverage
    Pomeranz, I
    Reddy, SM
    15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, : 329 - 335