HOPE: An efficient parallel fault simulator for synchronous sequential circuits

被引:0
|
作者
Lee, HK [1 ]
Ha, DS [1 ]
机构
[1] VIRGINIA POLYTECH INST & STATE UNIV, DEPT ELECT ENGN, BLACKSBURG, VA 24061 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
HOPE is an efficient parallel fault simulator for synchronous sequential circuits that employs the parallel version of the single fault propagation technique. HOPE is based on an earlier fault simulator called PROOFS, which employs several heuristics to efficiently drop faults and to avoid simulation of many inactive faults, In this paper, we propose three new techniques that substantially speed up parallel fault simulation: 1) reduction of faults simulated in paralell through mapping nonstem faults to stem faults, 2) a new fault injection method called functional fault injection, and 3) a combination of a static fault ordering method and a dynamic fault ordering method. Based on our experiments, our fault simulator, HOPE, which incorporates the proposed techniques, is about 1.6 times faster than PROOFS for 16 benchmark circuits.
引用
收藏
页码:1048 / 1058
页数:11
相关论文
共 50 条
  • [21] Statistical delay fault coverage estimation for synchronous sequential circuits
    Intel Corp, Folsom, United States
    J Electron Test Theory Appl JETTA, 3 (239-254):
  • [22] FPGA-based fault emulation of synchronous sequential circuits
    Ellervee, P.
    Raik, J.
    Tammenaee, K.
    Ubar, R.-J.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2007, 1 (02): : 70 - 76
  • [23] DELAY-FAULT PROPAGATION IN SYNCHRONOUS SEQUENTIAL-CIRCUITS
    CAVALLERA, P
    GIRARD, P
    LANDRAULT, C
    PRAVOSSOUDOVITCH, S
    ELECTRONICS LETTERS, 1994, 30 (10) : 765 - 767
  • [24] Statistical delay fault coverage estimation for synchronous sequential circuits
    Pappu, L
    Bushnell, ML
    Agrawal, VD
    Mandyam-Komar, S
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 12 (03): : 239 - 254
  • [25] Statistical Delay Fault Coverage Estimation for Synchronous Sequential Circuits
    Lakshminarayana Pappu
    Michael L. Bushnell
    Vishwani D. Agrawal
    Srinivas Mandyam-Komar
    Journal of Electronic Testing, 1998, 12 : 239 - 254
  • [26] A fault simulation method for crosstalk faults in synchronous sequential circuits
    Itazaki, N
    Idomoto, Y
    Kinoshita, K
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 1997, E80D (01) : 38 - 43
  • [27] A non-enumerative path delay fault simulator for sequential circuits
    Parodi, CG
    Agrawal, VD
    Bushnell, ML
    Wu, SL
    INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, : 934 - 943
  • [28] FASTNR: An efficient fault simulator for linear and nonlinear DC circuits
    Augusto, JS
    Almeida, CFB
    VLSI: SYSTEMS ON A CHIP, 2000, 34 : 269 - 280
  • [29] Parallel Critical Path Tracing Fault Simulation in Sequential Circuits
    Kousaar, Jaak
    Ubar, Raimund
    Kostin, Sergei
    Devadze, Sergei
    Raik, Jaan
    PROCEEDINGS OF THE 25TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEM (MIXDES 2018), 2018, : 305 - 310
  • [30] A fault simulation based test pattern generator for synchronous sequential circuits
    Guo, RF
    Pomeranz, I
    Reddy, SM
    17TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1999, : 260 - 267