A Probabilistic and Timed Verification Approach of SysML State Machine Diagram

被引:0
|
作者
Baouya, Abdelhakim [1 ]
Bennouar, Djamal [2 ]
Mohamed, Otmane Ait [3 ]
Ouchani, Samir [4 ]
机构
[1] Saad Dahleb Univ, CS Dept, Blida, Algeria
[2] Univ Bouira, CS Dept, Bouira, Algeria
[3] Concordia Univ, ECE Dept, Montreal, PQ, Canada
[4] Univ Luxembourg, ECE Dept, Luxembourg, Luxembourg
来源
2015 12TH IEEE INTERNATIONAL CONFERENCE ON PROGRAMMING AND SYSTEMS (ISPS) | 2015年
关键词
State Machine Diagram; MARTE; Probabilistic Timed Automata; Model Checking; PCTL; MODEL CHECKING;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Timed-constrained and probabilistic verification approaches gain a great importance in system behavior validation. They enable the evaluation of system behavior according to the design requirements and ensure their correctness before any implementation. In this paper, we propose a probabilistic and timed verification framework of State Machine diagrams extended with time and probability features. The approach consists on mapping the extended State Machine diagram to its equivalent probabilistic timed automata that is expressed in PRISM language. To check the functional correctness of the system under test, the properties are expressed in PCTL temporal logic. We demonstrate the approach efficiency by analyzing performability properties on a Automatic Teller Machine (ATM) case study.
引用
收藏
页码:304 / 312
页数:9
相关论文
共 28 条
  • [21] An Enhanced Interface-Based Probabilistic Compositional Verification Approach
    Ouchani, Samir
    Mohamed, Otmane Ait
    Debbabi, Mourad
    VERIFICATION AND EVALUATION OF COMPUTER AND COMMUNICATION SYSTEMS, VECOS 2023, 2024, 14368 : 60 - 75
  • [22] RINGA: Design and verification of finite state machine for self-adaptive software at runtime
    Lee, Euijong
    Kim, Young-Gab
    Seo, Young-Duk
    Seol, Kwangsoo
    Baik, Doo-Kwon
    INFORMATION AND SOFTWARE TECHNOLOGY, 2018, 93 : 200 - 222
  • [23] Regression testing of object-oriented systems using UML state machine diagram and sequence diagram
    Panda, Namita
    Acharya, Arup Abhinna
    Mohapatra, Durga Prasad
    INTERNATIONAL JOURNAL OF COMPUTING SCIENCE AND MATHEMATICS, 2020, 12 (02) : 132 - 146
  • [24] A Fully Automated Approach to Discovering Nondeterminism in State Machine Diagrams
    Adesina, Opeyemi O.
    Lethbridge, Timothy C.
    Some, Stephane S.
    PROCEEDINGS 2016 10TH INTERNATIONAL CONFERENCE ON THE QUALITY OF INFORMATION AND COMMUNICATIONS TECHNOLOGY (QUATIC), 2016, : 73 - 78
  • [25] Modelling method of web navigation for automatic verification and test generation using state machine diagrams
    Yokogawa T.
    Sato Y.
    Arimoto K.
    1600, Institute of Electrical Engineers of Japan (136): : 423 - 433
  • [26] Optimization of State Clustering and Safety Verification in Deep Reinforcement Learning Using KMeans plus plus and Probabilistic Model Checking
    Kwon, Ryeonggu
    Kwon, Gihwon
    IEEE ACCESS, 2025, 13 : 28085 - 28097
  • [27] Deriving System Behavior from UML State Machine Diagram: Applied to Missile Project
    Min, Hyun-Seok
    Chung, Sang-Mun
    Choi, Jin-Young
    JOURNAL OF UNIVERSAL COMPUTER SCIENCE, 2013, 19 (01) : 53 - 77
  • [28] Comparative Analysis of Methods and Tools for Formal Modelling and. Verification for Embedded Systems. Probabilistic Approach
    Golonka, Marek Zbigniew
    PROCEEDINGS OF THE 28TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2021), 2021, : 265 - 273