共 41 条
[2]
ANDREW R, 1995, IEEE INT SYMP CIRC S, P933, DOI 10.1109/ISCAS.1995.519918
[3]
[Anonymous], 2009, SPART 3 GEN FPGA US
[4]
[Anonymous], 2007, HIGH RESOLUTION PULS
[5]
[Anonymous], 2009, VIRT 6 FPGA SELECTIO
[6]
Segmented Digital Clock Manager- FPGA based Digital Pulse Width Modulator Technique
[J].
2008 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-10,
2008,
:3036-+