Synchronous FPGA-Based High-Resolution Implementations of Digital Pulse-Width Modulators

被引:59
作者
Navarro, Denis [1 ]
Lucia, Oscar [1 ]
Angel Barragan, Luis [1 ]
Ignacio Artigas, Jose [1 ]
Urriza, Isidro [1 ]
Jimenez, Oscar [1 ]
机构
[1] Univ Zaragoza, Dept Elect Engn & Commun, Zaragoza 50018, Spain
关键词
Field programmable gate arrays (FPGA); power conversion; pulse-width modulated power converters; SERIES RESONANT INVERTER; PWM CONTROLLER; DESIGN; ARCHITECTURE;
D O I
10.1109/TPEL.2011.2173702
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Advantages of digital control in power electronics have led to an increasing use of digital pulse-width modulators (DPWM). However, the clock frequency requirements may exceed the operational limits when the power converter switching frequency is increased, while using classical DPWM architectures. In this paper, we present two synchronous designs to increase the resolution of the DPWM implemented on field programmable gate arrays (FPGA). The proposed circuits are based on the on-chip digital clock manager block present in the low-cost Spartan-3 FPGA series and on the I/O delay element (IODELAYE1) available in the high-end Virtex-6 FPGA series. These solutions have been implemented, tested, and compared to verify the performance of these architectures.
引用
收藏
页码:2515 / 2525
页数:11
相关论文
共 41 条
[1]   Ultrahigh frequency DC-to-DC converters using GaAs power switches [J].
Ajram, S ;
Salmer, G .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2001, 16 (05) :594-602
[2]  
ANDREW R, 1995, IEEE INT SYMP CIRC S, P933, DOI 10.1109/ISCAS.1995.519918
[3]  
[Anonymous], 2009, SPART 3 GEN FPGA US
[4]  
[Anonymous], 2007, HIGH RESOLUTION PULS
[5]  
[Anonymous], 2009, VIRT 6 FPGA SELECTIO
[6]   Segmented Digital Clock Manager- FPGA based Digital Pulse Width Modulator Technique [J].
Batarseh, Majd G. ;
Al-Hoor, Wisam ;
Huang, Lilly ;
Iannello, Chris ;
Batarseh, Issa .
2008 IEEE POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-10, 2008, :3036-+
[7]   Window-Masked Segmented Digital Clock Manager-FPGA-Based Digital Pulsewidth Modulator Technique [J].
Batarseh, Majd Ghazi ;
Al-Hoor, Wisam ;
Huang, Lilly ;
Iannello, Chris ;
Batarseh, Issa .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2009, 24 (11) :2649-2660
[8]   SiC versus Si-Evaluation of Potentials for Performance Improvement of Inverter and DC-DC Converter Systems by SiC Power Semiconductors [J].
Biela, Juergen ;
Schweizer, Mario ;
Waffler, Stefan ;
Kolar, Johann W. .
IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2011, 58 (07) :2872-2882
[9]   Phase-shift control of dual half-bridge inverter feeding coupled loads for induction heating purposes [J].
Carretero, C. ;
Lucia, O. ;
Acero, J. ;
Burdio, J. M. .
ELECTRONICS LETTERS, 2011, 47 (11) :670-U60
[10]   Fully Digital Hysteretic Modulator for DC-DC Switching Converters [J].
Corradini, Luca ;
Bjeletic, Aleksandar ;
Zane, Regan ;
Maksimovic, Dragan .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2011, 26 (10) :2969-2979