The integrated scheduling and allocation of high-level test synthesis

被引:0
作者
Yang, TR [1 ]
机构
[1] Linkoping Univ, Dept Comp Sci, S-58183 Linkoping, Sweden
关键词
high-level test synthesis; scheduling and allocation; testability analysis; loop analysis; design transformations;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a high-level test synthesis algorithm for operation scheduling and data path allocation. Data path allocation is achieved by a controllability and observability balance allocation technique which is based on testability analysis at register-transfer level. Scheduling, on other hand, is carried out by rescheduling transformations which change the default scheduling to improve testability. Contrary to other works in which the scheduling and allocation tasks are performed independently, our approach integrates scheduling and allocation by performing them simultaneously so that the effects of scheduling and allocation on testability are exploited more effectively. Additionally, since sequential loops are widely recognized to make a design hard-to-test, a complete (functional and topological) loop analysis is performed at register-transfer level in order to avoid loop creation during the integrated test synthesis process. With a variety of synthesis benchmarks, experimental results show clearly the advantages of the proposed algorithm.
引用
收藏
页码:145 / 158
页数:14
相关论文
共 23 条
[1]  
Avra L., 1991, Proceedings. International Test Conference 1991 (IEEE Cat. No.91CH3032-0), P463, DOI 10.1109/TEST.1991.519708
[2]  
FLOTTES ML, 1996, IEEE EUR TEST WORKSH, P136
[3]  
GU X, 1994, P EUR DES AUT C EURO
[4]  
GU X, 1991, EUROMICRO J MICR AUG, P835
[5]  
KIM T, 1993, THESIS U ILLINOIS UR
[6]  
Krishnamoorthy G., 1992, Proceedings. 29th ACM/IEEE Design Automation Conference (Cat. No.92CH3144-3), P279, DOI 10.1109/DAC.1992.227792
[7]  
LEE TC, 1993, THESIS PRINCETON U
[8]  
Michel P., 1992, SYNTHESIS APPROACH D
[9]   INCORPORATING TESTABILITY CONSIDERATIONS IN HIGH-LEVEL SYNTHESIS [J].
MUJUMDAR, A ;
JAIN, R ;
SALUJA, K .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1994, 5 (01) :43-55
[10]  
MUJUMDAR A, 1994, P INT S FAULT TOL CO, P436