A low-leakage single-bitline 9T SRAM cell with read-disturbance removal and high writability for low-power biomedical applications

被引:13
作者
Abbasian, Erfan [1 ]
Gholipour, Morteza [1 ]
机构
[1] Babol Noshirvani Univ Technol, Fac Elect & Comp Engn, Babol 4714871167, Iran
关键词
low-leakage; single-bitline; static noise margin (SNM); static random access memory (SRAM); variability; HALF-SELECT-FREE; LOW-VOLTAGE; 8T SRAM; ROBUST; SCHEME;
D O I
10.1002/cta.3231
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The design of power-efficient SRAM cells is necessary for biomedical applications such as body area networks (BANs) to extent their battery life. SRAM cell's power consists of two main components, including leakage power and dynamic power, in which the former overcomes the latter in advanced technology. This paper presents a low-leakage single-bitline 9T (L2SB9T) SRAM cell. The proposed design is free from read-disturbance issue and eliminates writing "1" problem. The results are carried out by utilizing HSPICE and 16-nm CMOS PTM at a 0.7 V, 25 degrees C, and under severe PVT variations. The proposed L2SB9T SRAM cell is comprehensively compared with other recently published SRAM cells including conventional 6T, write/read enhanced 8T (WRE8T), transmission-gate 9T (TG9T), read-disturb-free 9T (RDF9T), fully differential 10T (Chang10T), data-independent read port 10T (DIRP10T), and single-bitline 11T (SB11T). It shows at least 1.26X/1.07X/1.01X improvement in read static noise margin (RSNM)/write static noise margin (WSNM)/write margin (WM). Furthermore, the leakage power is reduced by the proposed cell, at least 1.137X. Moreover, the suggested cell consumes the third/second best dynamic read/write power, which is 1.42X/1.37X lower than that of conventional 6T SRAM cell. The proposed L2SB9T SRAM cell performs its read/write operation reliably by showing at least 1.71X narrower speared in RSNM compared to the best SRAM cell and third best WM variability. For all these improvements, the proposed L2SB9T SRAM cell incurs a 4.20X/1.06X/1.808X penalty in read delay/write delay/layout area when compared with the best SRAM cells, that is, the Chang10T/6T/6T.
引用
收藏
页码:1537 / 1556
页数:20
相关论文
共 32 条
  • [1] A Comprehensive Analysis of Different SRAM Cell Topologies in 7-nm FinFET Technology
    Abbasian, Erfan
    Birla, Shilpi
    Gholipour, Morteza
    [J]. SILICON, 2022, 14 (12) : 6909 - 6920
  • [2] Design of a Schmitt-Trigger-Based 7T SRAM cell for variation resilient Low-Energy consumption and reliable internet of things applications
    Abbasian, Erfan
    Gholipour, Morteza
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 138
  • [3] Performance evaluation of GNRFET and TMDFET devices in static random access memory cells design
    Abbasian, Erfan
    Gholipour, Morteza
    Izadinasab, Farzaneh
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (11) : 3630 - 3652
  • [4] Single-ended half-select disturb-free 11T static random access memory cell for reliable and low power applications
    Abbasian, Erfan
    Gholipour, Morteza
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (04) : 970 - 989
  • [5] A variation-aware design for storage cells using Schottky-barrier-type GNRFETs
    Abbasian, Erfan
    Gholipour, Morteza
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2020, 19 (03) : 987 - 1001
  • [6] Low Leakage Fully Half-Select-Free Robust SRAM Cells With BTI Reliability Analysis
    Ahmad, Sayeed
    Iqbal, Belal
    Alam, Naushad
    Hasan, Mohd.
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2018, 18 (03) : 337 - 349
  • [7] Low Leakage Single Bitline 9 T (SB9T) Static Random Access Memory
    Ahmad, Sayeed
    Gupta, Mohit Kumar
    Alam, Naushad
    Hasan, Mohd.
    [J]. MICROELECTRONICS JOURNAL, 2017, 62 : 1 - 11
  • [8] A 32 kb 10T Sub-Threshold SRAM Array With Bit-Interleaving and Differential Read Scheme in 90 nm CMOS
    Chang, Ik Joon
    Kim, Jae-Joon
    Park, Sang Phill
    Roy, Kaushik
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (02) : 650 - 658
  • [9] Chang L, 2005, 2005 Symposium on VLSI Technology, Digest of Technical Papers, P128
  • [10] One-Sided Schmitt-Trigger-Based 9T SRAM Cell for Near-Threshold Operation
    Cho, Keonhee
    Park, Juhyun
    Oh, Tae Woo
    Jung, Seong-Ook
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (05) : 1551 - 1561