High-Efficient Nonbinary LDPC Decoder with Early Layer Decoding Schedule

被引:2
|
作者
Thang Xuan Pham [1 ]
Lee, Hanho [1 ]
机构
[1] Inha Univ, Dept Informat & Commun Engn, Incheon, South Korea
来源
2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2021年
基金
新加坡国家研究基金会;
关键词
Decoding schedule; nonbinary low density parity-check; decoder; message reduction; quasi-cyclic codes; MIN-MAX DECODER; ARCHITECTURE; CODES;
D O I
10.1109/ISCAS51556.2021.9401072
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Increasing nonbinary low density parity check (NB-LDPC) decoder throughput is challenging. This paper considers nonbinary quasi-cyclic LDPC code features to propose an early layered decoding schedule. The proposed method can eliminate idle time introduced by emptying pipeline stages after each layered decoding process, as well as increase decoder throughput. Layout results using TSMC 90-nm CMOS technology confirm that the proposed decoding schedule improved throughput with almost the same hardware complexity compared to the state-of-the-art NB-LDPC decoder. In particular, the proposed approach achieved considerably improved throughput and efficiency compared with predecessors when both early layer decoding schedule and early decoding termination were enabled.
引用
收藏
页数:4
相关论文
共 17 条
  • [1] An Efficient LDPC Decoder Architecture with a High-Performance Decoding Algorithm
    Hung, Jui-Hui
    Chen, Sau-Gee
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2010, E93B (11) : 2980 - 2989
  • [2] A 21.66 Gbps Nonbinary LDPC Decoder for High-Speed Communications
    Tian, Jing
    Lin, Jun
    Wang, Zhongfeng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (02) : 226 - 230
  • [3] A Network-Efficient Nonbinary QC-LDPC Decoder Architecture
    Zhang, Chuan
    Parhi, Keshab K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (06) : 1359 - 1371
  • [4] An Efficient Multi-Standard LDPC Decoder Design Using Hardware-Friendly Shuffled Decoding
    Ueng, Yeong-Luh
    Yang, Bo-Jhang
    Yang, Chung-Jay
    Lee, Huang-Chang
    Yang, Jeng-Da
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (03) : 743 - 756
  • [5] Efficient Early Termination Criterion for ADMM Penalized LDPC Decoder
    Wang, Biao
    Jiao, Xiaopeng
    Mu, Jianjun
    Wang, Zhongfei
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2018, E101A (03): : 623 - 626
  • [6] An Efficient Multi-Rate LDPC-CC Decoder With Layered Decoding Algorithm
    Chen, Yun
    Zhou, Changsheng
    Huang, Yuebin
    Zeng, Xiaoyang
    2013 IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS (ICC), 2013, : 5548 - 5552
  • [7] An Efficient High-Rate Non-Binary LDPC Decoder Architecture With Early Termination
    Li, Mao-Ruei
    Chu, Wei-Xiang
    Lee, Huang-Chang
    Ueng, Yeong-Luh
    IEEE ACCESS, 2019, 7 : 20302 - 20315
  • [8] An FPGA Design with High Memory Efficiency and Decoding Performance for 5G LDPC Decoder
    Tran-Thi, Bich Ngoc
    Nguyen-Ly, Thien Truong
    Hoang, Trang
    ELECTRONICS, 2023, 12 (17)
  • [9] A high-efficient tables memory access saving algorithm for CAVLC decoding
    Wang, Jianhua
    Cheng, Lianglun
    Liu, Jun
    Sun, YunLong
    SIGNAL IMAGE AND VIDEO PROCESSING, 2015, 9 (08) : 1805 - 1814
  • [10] Reduced-Complexity Nonbinary LDPC Decoder for High-Order Galois Fields Based on Trellis Min-Max Algorithm
    Lacruz, Jesus O.
    Garcia-Herrero, Francisco
    Jose Canet, Maria
    Valls, Javier
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2643 - 2653