Current-mode analogue interface for high-speed low-current differential signalling

被引:0
作者
Rao, Pasupureddi V. S. [1 ]
Mandal, Pradip [1 ]
机构
[1] Indian Inst Technol, Dept Elect & Elect Commun Engn, Kharagpur 721302, W Bengal, India
关键词
current-mode interface; high-speed circuits; electrical link; transimpedance amplifier;
D O I
10.1080/00207217.2010.482022
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, we propose high-speed low-current differential signalling (LCDS) over an electrical chip-to-chip interconnect by using a common-gate transimpedance amplifier followed by a common-source TIA stage. LCDS uses a current-mode receiver compared to a conventional voltage-mode receiver used in most of the signalling technologies such as low-voltage differential signalling, voltage-mode signalling and current-mode logic. The minimum detectable signal level possible with a current-mode receiver for the targeted bit-error rate (BER) makes LCDS an attractive choice. Also the input impedance of the LCDS receiver can be made equal to 100 differential for matching the characteristic impedance of electrical chip-to-chip interconnect. The complete design, analysis and noise characterisation of the TIA front-end is presented. The CGCSTIA is implemented in 1.8V, 0.18m digital CMOS technology. The input-referred noise current and 3-dB bandwidth of the receiver are 1.57A and 5.75GHz, respectively. For the targeted BER of 10-12, a data transfer rate of 6Gb/s is achieved, while transmitting the data over a FR4 PCB trace of length 20cm. The power dissipated in the current-mode receiver is 3.6mW.
引用
收藏
页码:1007 / 1020
页数:14
相关论文
共 9 条
  • [1] [Anonymous], 2003, DESIGN ANALOG CMOS I
  • [2] Dally W.J., 1998, Digital Systems Engineering
  • [3] GREEN MM, 2002, IEEE ISSCC, V1, P248
  • [4] High-speed electrical signaling: Overview and limitations
    Horowitz, M
    Yang, CKK
    Sidiropoulos, S
    [J]. IEEE MICRO, 1998, 18 (01) : 12 - 24
  • [5] *IEEE, 1996, 159631996 IEEE
  • [6] Li M, 2005, IEEE INT SYMP CIRC S, P1158
  • [7] Low-power LVDS receiver for 1.3Gbps Physical Layer (PHY) interface
    Mandal, G
    Mandal, P
    [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2180 - 2183
  • [8] Sackinger E, 2005, BROADBAND CIRCUITS FOR OPTICAL FIBER COMMUNICATION, P1
  • [9] A 27-mW 3.6-Gb/s I/O transceiver
    Wong, KLJ
    Hatamkhani, H
    Mansuri, M
    Yang, CKK
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (04) : 602 - 612