共 9 条
- [1] [Anonymous], 2003, DESIGN ANALOG CMOS I
- [2] Dally W.J., 1998, Digital Systems Engineering
- [3] GREEN MM, 2002, IEEE ISSCC, V1, P248
- [4] High-speed electrical signaling: Overview and limitations [J]. IEEE MICRO, 1998, 18 (01) : 12 - 24
- [5] *IEEE, 1996, 159631996 IEEE
- [6] Li M, 2005, IEEE INT SYMP CIRC S, P1158
- [7] Low-power LVDS receiver for 1.3Gbps Physical Layer (PHY) interface [J]. 2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2180 - 2183
- [8] Sackinger E, 2005, BROADBAND CIRCUITS FOR OPTICAL FIBER COMMUNICATION, P1
- [9] A 27-mW 3.6-Gb/s I/O transceiver [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (04) : 602 - 612