An efficient design-for-verification technique for HDLs

被引:0
|
作者
Liu, CNJ [1 ]
Chen, IL [1 ]
Jou, JY [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
来源
PROCEEDINGS OF THE ASP-DAC 2001: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2001 | 2001年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Due to the high complexity of modern circuit designs, verification has become the major bottleneck of the entire design process. There is an emerging need for a practical solution to reduce the verification time. In manufacturing test, a well-known technique, "design-for-testability'', is often used to reduce the testing time. By inserting some extra circuits on the hard-to-test points, the testability can be improved and the testing time can be reduced. In this paper, we apply the similar idea to functional verification and propose an efficient "design-for-verification" (DFV) technique to help users reduce the verification time. The conditions for hard-to-control (HTC) codes in a HDL design are clearly defined, and an efficient algorithm to detect them automatically is proposed. Besides the HTC detection, we also propose an algorithm that can eliminate those HTC points with minimum number of DFV points. By the help of those DFV points, the number of required test patterns to reach the same coverage can be greatly reduced especially for deep-sequential designs.
引用
收藏
页码:103 / 108
页数:6
相关论文
共 50 条
  • [31] Design Tradeoffs for Simplicity and Efficient Verification in the Execution Migration Machine
    Shim, Keun Sup
    Lis, Mieszko
    Cho, Myong Hyon
    Lebedev, Ilia
    Devadas, Srinivas
    2013 IEEE 31ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2013, : 145 - 153
  • [32] An Efficient Design Technique of a Quantum Divider Circuit
    Dibbo, Sayanton Vhaduri
    Babu, Hafiz Md. Hasan
    Jamal, Lafifa
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2102 - 2105
  • [33] Robust design using an efficient sampling technique
    Diwekar, UM
    Kalagnanam, JR
    COMPUTERS & CHEMICAL ENGINEERING, 1996, 20 : S389 - S394
  • [34] An Efficient Technique for Tuning and Design of Filters and Diplexers
    Jia, Huayong
    Mansour, Raafat R.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2020, 68 (07) : 2610 - 2624
  • [35] A synchronized design technique for efficient data distribution
    Abdalla, Hassan I.
    COMPUTERS IN HUMAN BEHAVIOR, 2014, 30 : 427 - 435
  • [36] Metamodelling technique for the efficient design optimisation of metasurfaces
    Ferranti, F.
    De Marcellis, A.
    Janneh, M.
    Palange, E.
    Antonini, G.
    ELECTRONICS LETTERS, 2016, 52 (14) : 1191 - 1192
  • [37] An Efficient Technique for Tuning and Design of Wideband Filters
    Jia, Huayong
    Mansour, Raafat R.
    2018 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM - IMS, 2018, : 694 - 696
  • [38] Efficient technique for computational design of thermoelectric materials
    Nunez-Valdez, Maribel
    Allahyari, Zahed
    Fan, Tao
    Oganov, Artem R.
    COMPUTER PHYSICS COMMUNICATIONS, 2018, 222 : 152 - 157
  • [39] Design of Efficient Viterbi Technique for Interleaving and Deinterleaving
    Surya, K. S.
    Mohanraj, S.
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 1397 - 1400
  • [40] Model and heuristic technique for efficient verification of component-based software systems
    Tsai, JJP
    Juan, EYT
    FIRST IEEE INTERNATIONAL CONFERENCE ON COGNITIVE INFORMATICS, PROCEEDINGS, 2002, : 59 - 68