A low-power heterogeneous multiprocessor architecture for audio signal processing

被引:5
|
作者
Paker, Ö
Sparso, J
Haandbæk, N
Isager, M
Nielsen, LS
机构
[1] Tech Univ Denmark, DK-2800 Lyngby, Denmark
[2] Bernafon AG, CH-3018 Bern, Switzerland
[3] Oticon AS, DK-2900 Hellerup, Denmark
关键词
heterogeneous; multiprocessor; audio signal processing; low power; scalable architecture; ASIP-application specific instruction set processor;
D O I
10.1023/B:VLSI.0000017005.01462.d5
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a low-power programmable DSP architecture that targets audio signal processing. The architecture can be characterized as a heterogeneous multiprocessor consisting of small instruction set processors called mini-cores as well as standard DSP and CPU cores that communicate using message passing. The minicores are tailored for different classes of filtering algorithms (FIR, IIR, N-LMS etc.), and in a typical system the communication among processors occur at the sampling rate only. The mini-cores are intended as soft-macros to be used in the implementation of system-on-chip solutions using a synthesis-based design flow targeting a standard-cell implementation. They are parameterized in word-size, memory-size, etc. and can be instantiated according to the needs of the application. To give an impression of the size of a mini-core we mention that one of the FIR mini-cores in a prototype design has 16 instructions, a 32-word x 16-bit program memory, a 64-word x 16-bit data memory and a 25-word x 16-bit coefficient memory. Results obtained from the design of a prototype chip containing mini-cores for a hearing aid application, demonstrate a power consumption that is only 1.5 - 1.6 times larger than a hardwired ASIC and more than 6 - 21 times lower than current state of the art low-power DSP processors. This is due to: ( 1) the small size of the processors and ( 2) a smaller instruction count for a given task.
引用
收藏
页码:95 / 110
页数:16
相关论文
共 50 条
  • [41] An Object Detection Acceleration Framework Based on Low-Power Heterogeneous Manycore Architecture
    Gao, Fang
    Huang, Zhangqin
    Wang, Zheng
    Wang, Shulong
    2016 IEEE 3RD WORLD FORUM ON INTERNET OF THINGS (WF-IOT), 2016, : 597 - 602
  • [42] Low-power sensor signal monitoring and impulse radio architecture for biomedical applications
    Terence C. Randall
    Ifana Mahbub
    Ashraf B. Islam
    Mohammad R. Haider
    Syed K. Islam
    Analog Integrated Circuits and Signal Processing, 2014, 78 : 209 - 216
  • [43] Low-power sensor signal monitoring and impulse radio architecture for biomedical applications
    Randall, Terence C.
    Mahbub, Ifana
    Islam, Ashraf B.
    Haider, Mohammad R.
    Islam, Syed K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 78 (01) : 209 - 216
  • [44] Low-Power ASIP Architecture Exploration and Optimization for Reed-Solomon Processing
    Genser, Andreas
    Bachmann, Christian
    Steger, Christian
    Hulzink, Jos
    Berekovic, Mladen
    2009 20TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, 2009, : 177 - +
  • [45] A process-tolerant low-power adder architecture for image processing applications
    Garg, Bharat
    Sharma, G. K.
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2019, 27 (03) : 1839 - 1854
  • [46] A novel low-power microprocessor architecture
    Hakenes, R
    Manoli, Y
    2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 141 - 146
  • [47] Architecture of low-power embedded ROMs
    Turier, A
    Ben Ammar, L
    Amara, A
    ISIC-99: 8TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, DEVICES & SYSTEMS, PROCEEDINGS, 1999, : 467 - 470
  • [48] An efficient low-power bus architecture
    Rjoub, A
    Nikolaidis, S
    Koufopavlou, O
    Stouraitis, T
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1864 - 1867
  • [49] Low power data management architecture for wireless communications signal processing
    Lee, TA
    Cox, DC
    48TH IEEE VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-3, 1998, : 625 - 629
  • [50] Low-power oriented microcontroller architecture
    Mîtu, B
    Stefan, G
    2000 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, CAS 2000 PROCEEDINGS, 2000, : 215 - 218