A 1.1 V 6.2 mW, wideband RF front-end for 0 dBm blocker tolerant receivers in 90 nm CMOS

被引:1
作者
Ahsan, Naveed [1 ]
Svensson, Christer [1 ]
Ramzan, Rashad [1 ]
Dabrowski, Jerzy [1 ]
Ouacha, Aziz [1 ]
Samuelsson, Carl [2 ]
机构
[1] Linkoping Univ, Linkoping, Sweden
[2] Swedish Def Res Agcy, Linkoping, Sweden
关键词
Blocker suppression; Common gate (CG); Highly linear; Low power; Low IF receiver; Software defined radio; Wideband front-end; EMPLOYING NOISE; LNA; AMPLIFIER;
D O I
10.1007/s10470-011-9667-9
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the design and implementation of a low power, highly linear, wideband RF front-end in 90 nm CMOS. The architecture consists of an inverter-like common gate low noise amplifier followed by a passive ring mixer. The proposed architecture achieves a high linearity in a wide band (0.5-6 GHz) at very low power. Therefore, it is a suitable choice for software defined radio (SDR) receivers. The chip measurement results indicate that the inverter-like common gate input stage has a broadband input match achieving S11 below -8.8 dB up to 6 GHz. The measured single sideband noise figure at an LO frequency of 3 GHz and an IF of 10 MHz is 6.25 dB. The front-end achieves a voltage conversion gain of 4.5 dB at 1 GHz with 3 dB bandwidth of more than 6 GHz. The measured input referred 1 dB compression point is +1.5 dBm while the IIP3 is +11.73 dBm and the IIP2 is +26.23 dBm respectively at an LO frequency of 2 GHz. The RF front-end consumes 6.2 mW from a 1.1 V supply with an active chip area of 0.0856 mm(2).
引用
收藏
页码:79 / 90
页数:12
相关论文
empty
未找到相关数据