FPGA-based platform for fast accurate evaluation of Ultra Low Power SoC

被引:0
作者
Patrigeon, Guillaume [1 ]
Benoit, Pascal [1 ]
Torres, Lionel [1 ]
机构
[1] Univ Montpellier, CNRS, LIRMM, Montpellier, France
来源
2018 28TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS) | 2018年
基金
欧盟地平线“2020”;
关键词
FPGA; Cortex-M0; performance evaluation; cycle accurate; self-monitoring;
D O I
暂无
中图分类号
TE [石油、天然气工业]; TK [能源与动力工程];
学科分类号
0807 ; 0820 ;
摘要
Accurate evaluation of Ultra Low Power Systems on Chip (ULP SoC) is a huge challenge for designers and developers. In embedded applications, especially for Internet of Things end-node devices, ULP SoCs have to interact with their environment and need self-management. For this kind of applications, modelling a complete SoC, including processor(s), memories, all the peripherals components, their interaction and low-power policies, can be very complex in terms of developments and benchmarking. In order to cope with this challenge, an approach is to implement the desired system on FPGA with a monitoring infrastructure dedicated to fast and accurate performance evaluation. In this paper, we propose a set of different tools used during the evaluation step that can also be easily implemented on the final product and used by the system itself for self-assessment to enable adaptive behaviour. Illustrated by a simple architecture implemented on an FPGA-based platform, this method brings flexible, cycle accurate, fast and reliable performance evaluation and self-evaluation, with the possibility to use the platform for low-cost prototyping.
引用
收藏
页码:123 / 128
页数:6
相关论文
共 50 条
[21]   An automated, FPGA-based reconfigurable, low-power RFID tag [J].
Jones, Alex K. ;
Hoare, Raymond ;
Dontharaju, Swapna ;
Tung, Shenchih ;
Sprang, Ralph ;
Fazekas, Joshua ;
Cain, James T. ;
Mickle, Marlin H. .
MICROPROCESSORS AND MICROSYSTEMS, 2007, 31 (02) :116-134
[22]   FPGA-based Low Power Acceleration of HARK Sound Source Localization [J].
Lin, Zirui ;
Itoyama, Katsutoshi ;
Nakadai, Kazuhiro ;
Amano, Hideharu .
2024 IEEE SYMPOSIUM IN LOW-POWER AND HIGH-SPEED CHIPS, COOL CHIPS 27, 2024,
[23]   FPGA-based Controllers for Compact Low Power Refreshable Braille Display [J].
Adhepalli, Suman Muralkrishnan ;
Sapra, Pulkit ;
Agrawal, Saurabh ;
Chanana, Piyush ;
Balakrishnan, M. ;
Rao, P. V. M. .
2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, :632-637
[24]   Design and evaluation of a hardware/software FPGA-based system for fast image processing [J].
Kalomiros, J. A. ;
Lygouras, J. .
MICROPROCESSORS AND MICROSYSTEMS, 2008, 32 (02) :95-106
[25]   FPGA-based accurate star segmentation with moon interference [J].
Jiang, Jie ;
Chen, Keji .
JOURNAL OF REAL-TIME IMAGE PROCESSING, 2019, 16 (04) :1289-1299
[26]   FPGA-based accurate star segmentation with moon interference [J].
Jie Jiang ;
Keji Chen .
Journal of Real-Time Image Processing, 2019, 16 :1289-1299
[27]   An FPGA-based smart camera for accurate chlorophyll estimations [J].
Perez-Patricio, Madain ;
Aguilar-Gonzalez, Abiel ;
Camas-Anzueto, Jorge L. ;
Morales Navarro, Nestor Antonio ;
Grajales-Coutino, Ruben .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (09) :1663-1674
[28]   Development of an FPGA-based Mixed-domain Control Platform for Power Converter Applications [J].
Shahu, Vihan ;
Sengupta, Arkadeb ;
Mandru, Nagaraju ;
Palmal, Manas ;
Kundu, Utsab ;
John, Vinod .
2022 IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, DRIVES AND ENERGY SYSTEMS, PEDES, 2022,
[29]   Ultra-low power logic in memory with commercial grade memristors and FPGA-based smart-IMPLY architecture [J].
Benatti, Lorenzo ;
Zanotti, Tommaso ;
Pavan, Paolo ;
Puglisi, Francesco Maria .
MICROELECTRONIC ENGINEERING, 2023, 280
[30]   An FPGA-based platform for accelerated offline spike sorting [J].
Gibson, Sarah ;
Judy, Jack W. ;
Markovic, Dejan .
JOURNAL OF NEUROSCIENCE METHODS, 2013, 215 (01) :1-11