Efficient high-speed/low-power pipelined architecture for the direct 2-D discrete wavelet transform

被引:29
作者
Marino, F [1 ]
机构
[1] Politecn Bari, Fac Ingn, Dipartimento Elettrotecn & Elettr, I-70125 Bari, Italy
关键词
low-power ASICs; non separable 2-D DWT; 2-D DWT architectures;
D O I
10.1109/82.899642
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we present our proposed architecture (PA) for the direct two-dimensional discrete wavelet transform (DWT), which performs a complete dyadic (i.e., nonstandard) decomposition of an N-0 x N-0 image in approximately N-0(2)/4 clock cycles (ccs), Therefore, it consistently speeds up the performance? of other known architectures, which commonly need approximately N-0(2) ccs. Also, if has an AT(2) complexity, which is notably lon er than that of other devices based on the "direct approach." This result has been achieved by means of carefully balanced pipelining and has two "faces," First, PA can be employed for performing processing: four times faster than allowed by other architectures working at the same clock frequency (high-speed utilization). Second, it can be employed even using a four times lower clock frequency but reaching the same performance as other architectures. This second possibility allows of reducing the supply voltage and the power dissipation respectively by four and by 16 with respect to other architectures (low-power utilization).
引用
收藏
页码:1476 / 1491
页数:16
相关论文
共 46 条
[1]   Image compression using wavelet transform and multiresolution decomposition [J].
Averbuch, A ;
Lazar, D ;
Israeli, M .
IEEE TRANSACTIONS ON IMAGE PROCESSING, 1996, 5 (01) :4-15
[2]  
BAE J, 1995, P IEEE INT C APPL SP, P174
[3]   EFFICIENT REALIZATIONS OF THE DISCRETE AND CONTINUOUS WAVELET TRANSFORMS - FROM SINGLE-CHIP IMPLEMENTATIONS TO MAPPINGS ON SIMD ARRAY COMPUTERS [J].
CHAKRABARTI, C ;
VISHWANATH, M .
IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1995, 43 (03) :759-771
[4]  
CHAKRABARTI C, 1996, P INT C APPL SPEC AR
[5]  
CHEN J, 1995, P VLSI SIGN PROC, V8, P303
[6]   VLSI ARCHITECTURE FOR FAST 2D DISCRETE ORTHONORMAL WAVELET TRANSFORM [J].
CHUANG, HYH ;
CHEN, L .
JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 10 (03) :225-236
[7]  
DARRAGH JC, 1991, SUBBAND IMAGE CODING
[8]   THE WAVELET TRANSFORM, TIME-FREQUENCY LOCALIZATION AND SIGNAL ANALYSIS [J].
DAUBECHIES, I .
IEEE TRANSACTIONS ON INFORMATION THEORY, 1990, 36 (05) :961-1005
[9]  
Daubechies I., 1993, Ten Lectures of Wavelets, V28, P350
[10]   A wavelet-based analysis of fractal image compression [J].
Davis, GM .
IEEE TRANSACTIONS ON IMAGE PROCESSING, 1998, 7 (02) :141-154