Reconfigurable system-on-a-chip motion estimation architecture for multi-standard video coding

被引:8
作者
Lu, L. [1 ]
McCanny, J. V. [1 ]
Sezer, S. [1 ]
机构
[1] Queens Univ Belfast, Inst Elect Commun & Informat Technol ECIT, Sch Elect Elect Engn & Comp Sci, Belfast BT3 9DT, Antrim, North Ireland
关键词
VLSI ARCHITECTURE; DESIGN; ALGORITHM;
D O I
10.1049/iet-cdt.2008.0106
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new domain-specific, reconfigurable system-on-a-chip (SoC) architecture is proposed for video motion estimation. This has been designed to cover most of the common block-based video coding standards, including MPEG-2, MPEG-4, H.264, WMV-9 and AVS. The architecture exhibits simple control, high throughput and relatively low hardware cost when compared with existing circuits. It can also easily handle flexible search ranges without any increase in silicon area and can be configured prior to the start of the motion estimation process for a specific standard. The computational rates achieved make the circuit suitable for high-end video processing applications, such as HDTV. Silicon design studies indicate that circuits based on this approach incur only a relatively small penalty in terms of power dissipation and silicon area when compared with implementations for specific standards. Indeed, the cost/performance achieved exceeds that of existing but specific solutions and greatly exceeds that of general purpose field programmable gate array (FPGA) designs.
引用
收藏
页码:349 / 364
页数:16
相关论文
共 23 条
[1]   The cost of data dependence in motion vector estimation for reconfigurable platforms [J].
Ang, Su-Shin ;
Constantinides, George ;
Luk, Wayne ;
Cheung, Peter .
2006 IEEE International Conference on Field Programmable Technology, Proceedings, 2006, :333-336
[2]  
[Anonymous], 138182 ISOIEC
[3]  
[Anonymous], 1995, H263 ITUT
[4]  
ARM, 1999, Technical report
[5]  
Bhaskaran V., 1997, Image and video compression standards: algorithms and architectures
[6]   Model-based exploration of the design space for heterogeneous Systems on Chip [J].
Blume, H ;
Feldkaemper, HT ;
Noll, TG .
JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2005, 40 (01) :19-34
[7]   Algorithm analysis and architecture design for HDTV applications - A look at the H.264/AVC video compressor system [J].
Chen, Tung-Chien ;
Fang, Hung-Chi ;
Lian, Chung-Jr ;
Tsai, Chen-Han ;
Huang, Yu-Wen ;
Chen, To-Wei ;
Chen, Ching-Yeh ;
Chen, Yu-Han ;
Tsai, Chuan-Yung ;
Chen, Liang-Gee .
IEEE CIRCUITS & DEVICES, 2006, 22 (03) :22-31
[8]   Survey on block matching motion estimation algorithms and architectures with new results [J].
Huang, YW ;
Chen, CY ;
Tsai, CH ;
Shen, CF ;
Chen, LG .
JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2006, 42 (03) :297-320
[9]  
*ISO IEC, 1995, 144962 ISOIEC
[10]  
ISO/IEC, 2003, ISO/IEC 14496-10