Preventing crosstalk delay using Fibonacci representation

被引:20
作者
Mutyam, M [1 ]
机构
[1] Int Inst Informat Technol, Hyderabad 500019, Andhra Pradesh, India
来源
17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA | 2004年
关键词
D O I
10.1109/ICVD.2004.1261003
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the CMOS technology scaled down to deep submicron level, the crosstalk effects due to the coupling capacitance between interconnection lines has become one of the main performance limiting factors. Several methods such as those based on routing strategies, skewing the timing of signals on adjacent wires, interleaving mutually exclusive buses, precharging the bus, and bus encoding technique, have been proposed to eliminate/reduce the crosstalk delay. In this work, we propose a bus encoding technique using a variant of binary Fibonacci representation to prevent crosstalk delay and give a recursive procedure to generate crosstalk delay free binary Fibonacci codewords. We show that m-bit crosstalk delay free binary Fibonacci codewords are used to encode [log(2)(Fm+2)] -bit bus, where Fm+2 is the (m + 2)(th) Fibonacci number So, a 32-bit bus can be encoded using 46-bit crosstalk delay free binary Fibonacci codewords.
引用
收藏
页码:685 / 688
页数:4
相关论文
共 17 条
[1]  
[Anonymous], 1994, FDN COMPUTER SCI
[2]   ROBUST TRANSMISSION OF UNBOUNDED STRINGS USING FIBONACCI REPRESENTATIONS [J].
APOSTOLICO, A ;
FRAENKEL, AS .
IEEE TRANSACTIONS ON INFORMATION THEORY, 1987, 33 (02) :238-245
[3]  
Bakoglu H., 1990, CIRCUITS INTERCONNEC
[4]   SYSTEMS OF NUMERATION [J].
FRAENKEL, AS .
AMERICAN MATHEMATICAL MONTHLY, 1985, 92 (02) :105-114
[5]  
FRAENKEL AS, 1985, NATO ASI SERIES F, V12, P169
[6]  
GAL L, 1995, PROCEEDINGS OF THE IEEE 1995 CUSTOM INTEGRATED CIRCUITS CONFERENCE, P251, DOI 10.1109/CICC.1995.518179
[7]   Minimum crosstalk channel routing [J].
Gao, T ;
Liu, CL .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1996, 15 (05) :465-474
[8]  
Hirose K., 2000, Proceedings Design, Automation and Test in Europe Conference and Exhibition 2000 (Cat. No. PR00537), P441, DOI 10.1109/DATE.2000.840308
[9]   Interconnect tuning strategies for high-performance ICs [J].
Kahng, AB ;
Muddu, S ;
Sarto, E ;
Sharma, R .
DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, :471-478
[10]   FIBONACCI CODES FOR SYNCHRONIZATION CONTROL [J].
KAUTZ, WH .
IEEE TRANSACTIONS ON INFORMATION THEORY, 1965, 11 (02) :284-292