FGA effects on plasma-induced damage: Beyond the appearances

被引:0
作者
Cellere, G [1 ]
Paccagnella, A
Valentini, MG
机构
[1] Univ Padua, Dept Informat, I-35100 Padua, Italy
[2] STMicroelect, I-200024 Agrate Brianza, Italy
关键词
anneal; CMOS; gate oxide; plasma damage;
D O I
10.1109/TED.2003.822275
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Indispensable for manufacturing of modern CMOS technologies, plasma processes result in charging of dielectric surfaces, thus damaging the gate oxide. A forming gas annealing (FGA) step is usually done at the end of the process to passivate and/or recover this damage. We investigated this problem on thin (3.5 nm) gate oxides by using a series of stress-anneal-stress steps on devices with different level of latent damage. Our results confirm that FGA actually reduces the number of traps responsible for stress-induced leakage current (SILC) or for microbreakdown in ultrathin gate oxides, but also put in evidence that defects induced by plasma treatments and those generated by way of electrical stress feature different anneal kinetics. Further, we have identified two categories of dielectric breakdown events, whose characteristics are strongly modified by the, FGA step.
引用
收藏
页码:332 / 338
页数:7
相关论文
共 33 条
[1]  
Alam M. A., 1999, International Electron Devices Meeting 1999. Technical Digest (Cat. No.99CH36318), P449, DOI 10.1109/IEDM.1999.824190
[2]   Plasma-charging damage to gate SiO2 and SiO2/Si interfaces in submicron n-channel transistors: Latent defects and passivation/depassivation of defects by hydrogen [J].
Awadelkarim, OO ;
Fonash, SJ ;
Mikulan, PI ;
Chan, YD .
JOURNAL OF APPLIED PHYSICS, 1996, 79 (01) :517-525
[3]   GENERATION AND ANNEAL OF A NEW KIND OF INTERFACE STATE IN STRESSED AND HIGH-TEMPERATURE ANNEALED METAL-OXIDE-SEMICONDUCTOR DEVICES [J].
BERGER, M ;
AVNI, E ;
SHAPPIR, J .
APPLIED PHYSICS LETTERS, 1992, 60 (02) :186-188
[4]  
BRUYERE S, 2000, P INT REL PHYS S, P48
[5]   Different nature of process-induced and stress-induced defects in thin SiO2 layers [J].
Cellere, G ;
Valentini, MG ;
Pantisano, L ;
Cheung, KP ;
Paccagnella, A .
IEEE ELECTRON DEVICE LETTERS, 2003, 24 (06) :393-395
[6]   Micro breakdown in small-area ultrathin gate oxides [J].
Cellere, G ;
Larcher, L ;
Valentini, MG ;
Paccagnella, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (08) :1367-1374
[7]   Plasma-induced micro breakdown in small-area MOSFETs [J].
Cellere, G ;
Larcher, L ;
Valentini, MG ;
Paccagnella, A .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (10) :1768-1774
[8]  
Cellere G., 2001, IEEE Transactions on Device and Materials Reliability, V1, P144, DOI 10.1109/7298.974829
[9]   Plasma-induced Si/SiO2 interface damage in CMOS [J].
Cellere, G ;
Valentini, MG ;
Paccagnella, A .
MICROELECTRONIC ENGINEERING, 2002, 63 (04) :433-442
[10]  
Cheung K. P., 1999, 1999 4th International Symposium on Plasma Process-Induced Damage (IEEE Cat. No.99TH8395), P137, DOI 10.1109/PPID.1999.798833