Performance-Optimized FPGA Implementation for The Flexible Triangle Search Block-Based Motion Estimation Algorithm

被引:0
作者
El-Ashry, R.
Rehan, M.
El Kamchouchi, Hassan
Gebali, F.
机构
来源
2011 24TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE) | 2011年
关键词
Block matching algorithms; motion estimation; flexible triangle search; FPGA; ARCHITECTURE; PATTERN;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper presents a performance-optimized version of the flexible triangle (FTS) block-matching search algorithm. The FTS is a fast block-matching algorithm for motion estimation proposed in previous work that, given a block of pixels, is used to search for the best-matching block in a given search area using only a selected subset of available positions rather than searching all available positions as done by full search algorithm which is computationally very expensive. Further analysis to previous FPGA implementation of the FTS indicates that additional parallelism can be employed to improve the overall processing time of the FTS algorithm. In addition to this, investigating the performance bottlenecks and redesigning some of the used hardware modules can increase the maximum supported frequency for the entire FTS FPGA implementation. The proposed design changes were implemented in VHDL and synthesized for using Xilinx virtex-5. Simulation results indicate that the proposed implementation reduced the average number of cycles required to process a block by 17%. Moreover, synthesis results indicate that the proposed design is able to increase the maximum supported frequency by around 38% compared to the previous FPGA implementation of the FTS algorithm. Consequently, the maximum supported frame rate has been increased by around 66%.
引用
收藏
页码:640 / 643
页数:4
相关论文
共 16 条
[1]   Adaptive dual-cross search algorithm for block-matching motion estimation [J].
Banh, XQ ;
Tan, YP .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2004, 50 (02) :766-775
[2]  
Chao W. M., 2002, IEEE ISCAS AR US MAY
[3]  
Chao WM, 2002, 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, P492
[4]   A 4-way pipelined processing architecture for three-step search block-matching motion estimation [J].
Jung, ST ;
Lee, SS .
IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2004, 50 (02) :674-681
[5]  
Kuhn P.M., 1999, Complexity Analysis and VLSI Architectures for MPEG-4 Motion Estimation, V1st
[6]  
MOHAMMADZADEH M, 2005, 3 INT IEEE NEWCAS C, P174
[7]   Adaptive rood pattern search for fast block-matching motion estimation [J].
Nie, Y ;
Ma, KK .
IEEE TRANSACTIONS ON IMAGE PROCESSING, 2002, 11 (12) :1442-1449
[8]  
Rehan M, 2010, CAN CON EL COMP EN
[9]  
REHAN M, 2005, CCECE05 MAY, P259
[10]  
Richardson I., 2003, H 264 MPEG 4 VIDEO C