Decoupled dynamic ternary content addressable memories

被引:12
|
作者
Delgado-Frias, JG [1 ]
Nyathi, J [1 ]
Tatapudi, SB [1 ]
机构
[1] Washington State Univ, Sch Elect Engn & Comp Sci, Pullman, WA 99164 USA
关键词
content addressable memory (CAM); dynamic circuits; memory cells; ternary digit (trit) operations; ternary matching;
D O I
10.1109/TCSI.2005.853358
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The content addressable memory (CAM) is a memory in which data can be accessed on the basis of contents rather than by specifying physical address. In the paper, five novel dynamic ternary CAM cells with decoupled match lines are presented. A ternary CAM cell is capable of storing and matching three values: zero (0), one (1), and don't care (X). The proposed dynamic CAM (DCAM) cells range in the number of transistors from 6 n-type transistors up to 10.5 n- and p-type transistors (one transistor is shared between two cells). The cells are capable of fast match and read operations enhancing the performance of the memory system. Using a 0.25-mu m CMOS technology, simulations of the proposed CAM cells were performed to compare their performance. With this technology, the shortest match delay is 89.7 ps for the 7.5 DCAM cell. A complete characterization of the five cells is provided in this paper. These results show that the novel CAM cells outperform existing cells. The compact size and low power dissipation of these ternary CAM cells make them suitable for many applications such as routers, database, and associative cache memories.
引用
收藏
页码:2139 / 2147
页数:9
相关论文
共 50 条
  • [21] CONTENT-ADDRESSABLE MASS MEMORIES
    ZEIDLER, HC
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1989, 136 (05): : 351 - 356
  • [22] DyTAN: Dynamic Ternary Content Addressable Memory Using Nanoelectromechanical Relays
    Zhong, Hongtao
    Cao, Shengjie
    Jiang, Li
    An, Xia
    Narayanan, Vijaykrishnan
    Liu, Yongpan
    Yang, Huazhong
    Li, Xueqing
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2021, 29 (11) : 1981 - 1993
  • [23] Testing ternary content addressable memories with comparison faults using march-like tests
    Advanced Reliable Systems Laboratory, Department of Electrical Engineering, National Central University, Jhongli
    320, Taiwan
    IEEE Trans Comput Aided Des Integr Circuits Syst, 2007, 5 (919-931):
  • [24] Testing ternary content addressable memories with comparison faults using march-like tests
    Li, Jin-Fu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (05) : 919 - 931
  • [25] A TERNARY CONTENT ADDRESSABLE SEARCH ENGINE
    WADE, JP
    SODINI, CG
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1989, 24 (04) : 1003 - 1013
  • [26] Error Detection and Correction in Content Addressable Memories
    Pontarelli, S.
    Ottavi, M.
    Salsano, A.
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 420 - 428
  • [27] DESIGN OF HOPFIELD CONTENT-ADDRESSABLE MEMORIES
    ZHUANG, XH
    HUANG, Y
    YU, FA
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1994, 42 (02) : 492 - 495
  • [28] METHODOLOGIES FOR TESTING EMBEDDED CONTENT ADDRESSABLE MEMORIES
    MAZUMDER, P
    PATEL, JH
    FUCHS, WK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (01) : 11 - 20
  • [29] Analog content-addressable memories with memristors
    Can Li
    Catherine E. Graves
    Xia Sheng
    Darrin Miller
    Martin Foltin
    Giacomo Pedretti
    John Paul Strachan
    Nature Communications, 11
  • [30] Performance Evaluation of CNTFET Based Dynamic Ternary Content Addressable Memory Cell
    Murotiya, Sneh Lata
    Gupta, Anu
    2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,