Decoupled dynamic ternary content addressable memories

被引:12
|
作者
Delgado-Frias, JG [1 ]
Nyathi, J [1 ]
Tatapudi, SB [1 ]
机构
[1] Washington State Univ, Sch Elect Engn & Comp Sci, Pullman, WA 99164 USA
关键词
content addressable memory (CAM); dynamic circuits; memory cells; ternary digit (trit) operations; ternary matching;
D O I
10.1109/TCSI.2005.853358
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The content addressable memory (CAM) is a memory in which data can be accessed on the basis of contents rather than by specifying physical address. In the paper, five novel dynamic ternary CAM cells with decoupled match lines are presented. A ternary CAM cell is capable of storing and matching three values: zero (0), one (1), and don't care (X). The proposed dynamic CAM (DCAM) cells range in the number of transistors from 6 n-type transistors up to 10.5 n- and p-type transistors (one transistor is shared between two cells). The cells are capable of fast match and read operations enhancing the performance of the memory system. Using a 0.25-mu m CMOS technology, simulations of the proposed CAM cells were performed to compare their performance. With this technology, the shortest match delay is 89.7 ps for the 7.5 DCAM cell. A complete characterization of the five cells is provided in this paper. These results show that the novel CAM cells outperform existing cells. The compact size and low power dissipation of these ternary CAM cells make them suitable for many applications such as routers, database, and associative cache memories.
引用
收藏
页码:2139 / 2147
页数:9
相关论文
共 50 条
  • [1] Variability analysis of resistive ternary content addressable memories
    Bahloul, Mohamed A.
    Fouda, Mohammed E.
    Barraj, Imen
    Masmoudi, Mohamed
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (02) : 453 - 475
  • [2] Modeling and testing comparison faults for ternary content addressable memories
    Li, JF
    Lin, CK
    23RD IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2005, : 60 - 65
  • [3] Error-Correcting Codes for Ternary Content Addressable Memories
    Krishnan, Sriram C.
    Panigrahy, Rina
    Parthasarathy, Sunil
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (02) : 275 - U1
  • [4] Transistor-level fault analysis and test algorithm development for ternary dynamic content addressable memories
    Wright, D
    Sachdev, M
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 39 - 47
  • [5] Modeling and Testing Comparison Faults of Memristive Ternary Content Addressable Memories
    Deng, Li-Wei
    Li, Jin-Fu
    Chen, Yong-Xiao
    2018 23RD IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2018,
  • [6] Testing comparison faults of ternary content addressable memories with asymmetric cells
    Li, Jin-Fu
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 495 - 500
  • [7] Low-Leakage Storage Cells for Ternary Content Addressable Memories
    Mohan, Nitin
    Sachdev, Manoj
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (05) : 604 - 612
  • [8] Design Limitations in Oxide-Based Memristive Ternary Content Addressable Memories
    Brackmann, Leon
    Ziegler, Tobias
    Jafari, Atousa
    Wouters, Dirk J.
    Tahoori, Mehdi
    Menzel, Stephan
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [9] Memtransistor-Based Ternary Content-Addressable Memories: Design and Evaluation
    Ly, Denys R. B.
    Fong, Xuanyao
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (12) : 6745 - 6750
  • [10] Ferroelectric Ternary Content Addressable Memories for Energy-Efficient Associative Search
    Yin, Xunzhao
    Qian, Yu
    Imani, Mohsen
    Ni, Kai
    Li, Chao
    Zhang, Grace Li
    Li, Bing
    Schlichtmann, Ulf
    Zhuo, Cheng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (04) : 1099 - 1112