Design of energy-efficient and robust ternary circuits for nanotechnology

被引:186
作者
Moaiyeri, M. H. [1 ,2 ]
Doostaregan, A. [2 ]
Navi, K. [1 ,2 ]
机构
[1] Shahid Beheshti Univ, Fac Elect & Comp Engn, GC, Tehran, Iran
[2] Shahid Beheshti Univ, Nanotechnol & Quantum Comp Lab, GC, Tehran, Iran
关键词
TRANSISTORS INCLUDING NONIDEALITIES; MULTIPLE-VALUED LOGIC; COMPACT SPICE MODEL; LOW-POWER; FULL ADDERS; CMOS; PERFORMANCE; DEVICE; GATE;
D O I
10.1049/iet-cds.2010.0340
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Novel high-performance ternary circuits for nanotechnology are presented here. Each of these carbon nanotube field-effect transistor (CNFET)-based circuits implements all the possible kinds of ternary logic, including negative, positive and standard ternary logics, in one structure. The proposed designs have good driving capability and large noise margins and are robust. These circuits are designed based on the unique properties of CNFETs, such as the capability of setting the desired threshold voltage by changing the diameters of the nanotubes. This property of CNFETs makes them very suitable for the multiple-V-t design method. The proposed circuits are simulated exhaustively, using Synopsys HSPICE with 32 nm-CNFET technology in various test situations and different supply voltages. Simulation results demonstrate great improvements in terms of speed, power consumption and insusceptibility to process variations with respect to other conventional and state-of-the-art 32 nm complementary metal-oxide semiconductor and CNFET-based ternary circuits. For instance at 0.9 V, the proposed ternary logic and arithmetic circuits consume on average 53 and 40% less energy, respectively, compared to the CNFET-based ternary logic and arithmetic circuits, recently proposed in the literature.
引用
收藏
页码:285 / 296
页数:12
相关论文
共 35 条