A 12-Bit 20-kS/s 640-nW SAR ADC With a VCDL-Based Open-Loop Time-Domain Comparator

被引:16
|
作者
Zhou, Xiaochuan [1 ,2 ]
Gui, Xiaoyan [1 ,2 ]
Gusev, Marjan [3 ]
Ackovska, Nevena [3 ]
Zhang, Yanlong [1 ,2 ]
Geng, Li [1 ,2 ]
机构
[1] Xi An Jiao Tong Univ, Sch Elect & Informat Engn, Xian 710049, Peoples R China
[2] Xi An Jiao Tong Univ, Sch Microelect, Xian 710049, Peoples R China
[3] Ss Cyril & Methodius Univ, Fac Comp Sci & Engn, Skopje 1000, North Macedonia
基金
中国博士后科学基金;
关键词
Ultra-low-power; SAR ADC; dynamic element matching (DEM); data-weight-averaging (DWA); time-domain comparator; LOW-POWER;
D O I
10.1109/TCSII.2021.3104215
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief presents a 12-bit ultra-low-power asynchronous successive approximation register (SAR) analog-to-digital converter (ADC). A voltage-controlled delay line (VCDL) based open-loop time-domain comparator is proposed and analyzed, achieving low noise and ultra-low power performance. By employing the mixed switching scheme, the segmented capacitive digital-to-analog converter (CDAC) arrays as well as the synchronous data-weighted averaging (DWA) calibration block, the proposed SAR ADC can operate from 1.8 V down to 0.8 V at 20-200 kS/s. The designed ADC is fabricated in a 0.18-um CMOS process and the measurement results show the proposed SAR ADC achieves an SNDR of 65-dB with power consumption of 647 nW from a 0.8 V power supply at 20 kS/s.
引用
收藏
页码:359 / 363
页数:5
相关论文
共 15 条
  • [1] A 0.6-V 12-bit 13.2-fJ/conversion-step SAR ADC with time-domain VCDL-based comparator and metastability immunity technique
    Tong, Xingyuan
    Jin, Wei
    Zhang, Chunming
    Xin, Xin
    Dong, Siwan
    Li, Qinqin
    MICROELECTRONICS JOURNAL, 2022, 122
  • [2] A 0.5V 12-bit SAR ADC using Adaptive Time-Domain Comparator with Noise Optimization
    Kao, Chen-Che
    Hsieh, Sung-En
    Hsieh, Chih-Cheng
    2017 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2017, : 213 - 216
  • [3] A 0.9V 12-bit 200-kS/s 1.07μW SAR ADC with Ladder-based Reconfigurable Time-Domain Comparator
    Yang, Xiaolin
    Zhou, Yin
    Zhao, Menglian
    Huang, Zhongyi
    Deng, Lin
    Wu, Xiaobo
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 105 - 108
  • [4] A 0.5-V 12-bit SAR ADC Using Adaptive Time-Domain Comparator With Noise Optimization
    Hsieh, Sung-En
    Kao, Chen-Che
    Hsieh, Chih-Cheng
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (10) : 2763 - 2771
  • [5] A high SFDR 6-bit 20-MS/s SAR ADC based on time-domain comparator
    Han Xue
    Fan Hua
    Wei Qi
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)
  • [6] An 8-bit 180-kS/s differential SAR ADC with a time-domain comparator and 7.97-ENOB
    Fan Hua
    Wei Qi
    Bomeh, Kobenge Sekedi
    Yin Xiumei
    Yang Huazhong
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (09)
  • [7] A 0.9V 2.72μW 200 kS/s SAR ADC with ladder-based time-domain comparator
    Yang, Xiaolin
    Zhou, Yin
    Tang, Lihan
    Dong, Yangtao
    Zhao, Menglian
    Deng, Lin
    Wu, Xiaobo
    Zhu, Xiaolei
    IEICE ELECTRONICS EXPRESS, 2017, 14 (05):
  • [8] A 510nW 12-bit 200kS/s SAR-Assisted SAR ADC Using a Re-Switching Technique
    Hu, Yao-Sheng
    Lin, Kai-Yue
    Chen, Hsin-Shu
    2017 SYMPOSIUM ON VLSI CIRCUITS, 2017, : C238 - C239
  • [9] A 12-bit 200KS/s SAR ADC with a Mixed Switching Scheme and Integer-Based Split Capacitor Array
    Deng, Lin
    Yang, Chao
    Zhao, Menglian
    Liu, Yang
    Wu, Xiaobo
    2013 IEEE 11TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2013,
  • [10] A 12-bit 30MS/s SAR ADC with VCO-Based Comparator and Split-and-Recombination Redundancy for Bypass Logic
    Chang, Sheng
    Zhou, Xiong
    Ding, Zhaoming
    Li, Qiang
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,