Nanoimprint System Development and Status for High Volume Semiconductor Manufacturing

被引:24
作者
Takeishi, Hiroaki [1 ]
Sreenivasan, S. V. [2 ]
机构
[1] Canon Inc, Utsunomiya, Tochigi 3213292, Japan
[2] Canon Nanotechnol Inc, Austin, TX 78758 USA
来源
ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES VII | 2015年 / 9423卷
关键词
Jet and Flash Imprint Lithography; J-FIL; overlay; throughput; defectivity; imprint lithography; nanoimprint lithography; STEP;
D O I
10.1117/12.2087017
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
Imprint lithography has been shown to be an effective technique for replication of nano-scale features. Jet and Flash Imprint Lithography (J-FIL) involves the field-by-field deposition and exposure of a low viscosity resist deposited by jetting technology onto the substrate. The patterned mask is lowered into the fluid which then quickly flows into the relief patterns in the mask by capillary action. Following this filling step, the resist is crosslinked under UV radiation, and then the mask is removed, leaving a patterned resist on the substrate. Criteria specific to any lithographic process for the semiconductor industry include overlay, throughput and defectivity. The purpose of this paper is to describe the technology advancements made and introduce the new imprint systems that will be applied for the fabrication of advanced devices such as NAND Flash memory and DRAM. Overlay of better than 5nm (mean + 3sigma) has been demonstrated, and throughputs of 10 wafers per imprint station are now routinely achieved. Defectivity has been reduced by more than two orders of magnitude and particle adders within the tool have come down by approximately four orders of magnitude. A pilot line tool, the FPA-1100 NZ2, was used to generate most of the results in this work and conceptual plans are in place to address the requirements necessary for high volume manufacturing with an attractive cost of ownership relative to other HVM solutions for the semiconductor industry.
引用
收藏
页数:9
相关论文
共 17 条
[1]   Template fabrication schemes for step and flash imprint lithography [J].
Bailey, TC ;
Resnick, DJ ;
Mancini, D ;
Nordquist, KJ ;
Dauksher, WJ ;
Ainley, E ;
Talin, A ;
Gehoski, K ;
Baker, JH ;
Choi, BJ ;
Johnson, S ;
Colburn, M ;
Meissl, M ;
Sreenivasan, SV ;
Ekerdt, JG ;
Willson, CG .
MICROELECTRONIC ENGINEERING, 2002, 61-2 :461-467
[2]  
CHOI BJ, 2001, SPIE INT S MICR EM L
[3]   Distortion and overlay performance of UV step and repeat imprint lithography [J].
Choi, J ;
Nordquist, K ;
Cherala, A ;
Casoose, L ;
Gehoski, K ;
Dauksher, WJ ;
Sreenivasan, SV ;
Resnick, DJ .
MICROELECTRONIC ENGINEERING, 2005, 78-79 :633-640
[4]   Nanoimprint lithography [J].
Chou, SY ;
Krauss, PR ;
Renstrom, PJ .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 1996, 14 (06) :4129-4133
[5]   Step and flash imprint lithography: A new approach to high-resolution patterning [J].
Colburn, M ;
Johnson, S ;
Stewart, M ;
Damle, S ;
Bailey, T ;
Choi, B ;
Wedlake, M ;
Michaelson, T ;
Sreenivasan, SV ;
Ekerdt, J ;
Willson, CG .
EMERGING LITHOGRAPHIC TECHNOLOGIES III, PTS 1 AND 2, 1999, 3676 :379-389
[6]  
Colburn M., 2001, SOLID STATE TECHNOLO, V67
[7]  
Hayashi N., 2013, 2013 SPIE ADV LITH S, V8680
[8]  
Higashiki T., 2011, P SPIE, V7970
[9]   High throughput Jet and Flash Imprint Lithography for advanced semiconductor memory [J].
Khusnatdinov, Niyaz ;
Ye, Zhengmao ;
Luo, Kang ;
Stachowiak, Tim ;
Lu, Xiaoming ;
Irving, J. W. ;
Shafran, Matt ;
Longsine, Whitney ;
Traub, Matthew ;
Truskett, Van ;
Fletcher, Brian ;
Liu, Weijun ;
Xu, Frank ;
LaBrake, Dwayne ;
Sreenivasan, S. V. .
ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES VI, 2014, 9049
[10]   Step and repeat UV nanoimprint lithography tools and processes [J].
McMackin, I ;
Choi, J ;
Schumaker, P ;
Nguyen, V ;
Xu, F ;
Thompson, E ;
Babbs, D ;
Sreenivasan, SV ;
Watts, M ;
Schumaker, N .
EMERGING LITHOGRAPHIC TECHNOLOGIES VIII, 2004, 5374 :222-231