Settling Time of Mesochronous Clock Re-timing Circuits in the Presence of Timing Jitter

被引:0
|
作者
Kadayinti, Naveen [1 ]
Budkuley, Amitalok J. [1 ]
Sharma, Dinesh K. [1 ]
机构
[1] Indian Inst Technol, Dept Elect Engn, Bombay 400076, Maharashtra, India
来源
2017 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2017年
关键词
Settling time; clock recovery; metastability; timing jitter; low swing interconnect; absorbing Markov chains; TRANSCEIVER; RECOVERY; CMOS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
It is well known that timing jitter can degrade the bit error rate (BER) of receivers that recover clock information from the input data. In this paper, we show that timing jitter can also result in an indefinite increase in the settling time of clock recovery circuits, particularly in low swing mesochronous systems. Mesochronous clock retiming circuits are used to recover a clock of the correct phase from a clock of the correct frequency. Such receivers are required for repeaterless on-chip interconnects and in off-chip interconnects that use a forwarded clock. We first show how timing jitter can result in large increase in the settling time of the clock recovery circuit. Next, we model the circuit as a Markov chain with absorbing states. Here, the mean time of absorption of the Markov chain, which represents the mean settling time of the circuit, is determined. The model is validated by confirming its predictions with behavioural simulations of the circuit. Using insights provided by the model, techniques for reducing the settling time are proposed and their efficacy is confirmed with circuit level simulations.
引用
收藏
页数:4
相关论文
共 35 条
  • [1] Effect of jitter on the settling time of mesochronous clock retiming circuits
    Kadayinti, Naveen
    Budkuley, Amitalok J.
    Baghini, Maryam S.
    Sharma, Dinesh K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2019, 101 (03) : 623 - 640
  • [2] Effect of jitter on the settling time of mesochronous clock retiming circuits
    Naveen Kadayinti
    Amitalok J. Budkuley
    Maryam S. Baghini
    Dinesh K. Sharma
    Analog Integrated Circuits and Signal Processing, 2019, 101 : 623 - 640
  • [3] A digital clock re-timing circuit for on-chip source-synchronous serial links
    Elrabaa, Muhammad E. S.
    2006 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 206 - 209
  • [4] CMOS Circuits to Measure Timing Jitter Using a Self-Referenced Clock and a Cascaded Time Difference Amplifier With Duty-Cycle Compensation
    Niitsu, Kiichi
    Sakurai, Masato
    Harigai, Naohiro
    Yamaguchi, Takahiro J.
    Kobayashi, Haruo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (11) : 2701 - 2710
  • [5] Power-supply and substrate noise-induced timing jitter in nonoverlapping clock generation circuits
    Strak, Adam
    Gothenberg, Andreas
    Tenhunen, Hannu
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (04) : 1041 - 1054
  • [6] Performance analysis of UWB systems in the presence of timing jitter
    Güvenç, I
    Arslan, H
    JOURNAL OF COMMUNICATIONS AND NETWORKS, 2004, 6 (02) : 182 - 191
  • [7] Performance evaluation of UWB systems in the presence of timing jitter
    Güvenç, I
    Arslan, S
    2003 IEEE CONFERENCE ON ULTRA WIDEBAND SYSTEMS AND TECHNOLOGIES, CONFERENCE PROCEEDINGS, 2003, : 136 - 141
  • [8] A Design Oriented Model for Timing Jitter/Skew of Voltage-to-Time Converter (VTC) Circuits
    Mostafa, Hassan
    Ismail, Yehea I.
    2014 IEEE 27TH CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2014,
  • [9] A Supply Noise Compensation Circuit for Clock Buffers to Reduce Timing Jitter
    Li, Jing
    Luo, Jian
    Ding, Yongfeng
    Ning, Ning
    2018 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2018), 2018, : 86 - 89
  • [10] Impact of Dynamic Power Supply Noise Induced by Clock Networks on Clock Jitter and Timing Margin
    Shim, Yujeong
    Oh, Dan
    2016 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2016,