Design of Efficient Content Addressable Memories in High-Performance FinFET Technology

被引:9
作者
Bhattacharya, Debajit [1 ]
Bhoj, Ajay N. [1 ]
Jha, Niraj K. [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
基金
美国国家科学基金会;
关键词
Content addressable memories (CAMs); FinFET; parasitic extraction; technology computer-aided design (TCAD); POWER; GATES;
D O I
10.1109/TVLSI.2014.2319192
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Content addressable memories (CAMs) enable high-speed parallel search operations in table lookup-based applications, such as Internet routers and processor caches. Traditional CAM design has always suffered from the high dynamic power consumption associated with its large and active parallel hardware. However, deeply scaled technology nodes, with multigate devices replacing planar MOSFETs, are expected to bring new tradeoffs to CAM design. FinFET, a vertical-channel gate-wrap-around double-gate device, has emerged as the best alternative to planar MOSFET. In this brief, for the first time, we explore the design space of symmetric and asymmetric gate-workfunction FinFET CAMs. We propose several design alternatives and evaluate them in terms of their dc and transient metrics for different mismatch probabilities using technology computer-aided design simulations with 22-nm FinFET devices. We also propose two orthogonal layout styles for CAM design and show that one of them (vertical-search line) outperforms the other (vertical-match line) in terms of total power (22.3%) and search delay (5.8%).
引用
收藏
页码:963 / 967
页数:5
相关论文
共 16 条
[1]   A mismatch-dependent power allocation technique for match-line sensing in content-addressable memories [J].
Arsovski, I ;
Sheikholeslami, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (11) :1958-1966
[2]   Device-optimization technique for robust and low-power FinFET SRAM design in nanoscale era [J].
Bansal, Aditya ;
Mukhopadhyay, Saibal ;
Roy, Kaushik .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (06) :1409-1419
[3]   Parasitics-Aware Design of Symmetric and Asymmetric Gate-Workfunction FinFET SRAMs [J].
Bhoj, Ajay N. ;
Jha, Niraj K. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (03) :548-561
[4]   3-D-TCAD-Based Parasitic Capacitance Extraction for Emerging Multigate Devices and Circuits [J].
Bhoj, Ajay N. ;
Joshi, Rajiv V. ;
Jha, Niraj K. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (11) :2094-2105
[5]   Design of Logic Gates and Flip-Flops in High-performance FinFET Technology [J].
Bhoj, Ajay N. ;
Jha, Niraj K. .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (11) :1975-1988
[6]   Transport-Analysis-Based 3-D TCAD Capacitance Extraction for Sub-32-nm SRAM Structures [J].
Bhoj, Ajay N. ;
Joshi, Rajiv V. .
IEEE ELECTRON DEVICE LETTERS, 2012, 33 (02) :158-160
[7]   A large-scale and low-power CAM architecture featuring a one-hot-spot block code for IP-address lookup in a network router [J].
Hanzawa, S ;
Sakata, T ;
Kajigaya, K ;
Takemura, R ;
Kawahara, T .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) :853-861
[8]  
Hisamoto D, 2000, IEEE T ELECTRON DEV, V47, P2320, DOI 10.1109/16.887014
[9]  
Kedzierski J., 2001, P INT EL DEV M
[10]  
Muttreja A, 2007, PR IEEE COMP DESIGN, P561