Design and Analysis of a New Load less 4T SRAM Cell in Deep Submicron CMOS Technologies

被引:0
|
作者
Sandeep, R. [1 ]
Deshpande, Narayan T. [1 ]
Aswatha, A. R. [2 ]
机构
[1] BMSCE, Dept ECE, Bangalore 560019, Karnataka, India
[2] DSCE, Dept ECE, Bangalore 560078, Karnataka, India
关键词
6T SRAM cell; new loadless 4T SRAM cell; SNM; low power; low area;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The goal of this paper is to reduce the power and area of the Static Random Access Memory (SRAM) array while maintaining the competitive performance. Here the various configuration of SRAM array is designed using both the six-transistor (6T) SRAM cell and a new loadless four-transistor (4T) SRAM cell in deep sublnicron (130nm, 90nm and 65nm) CMOS technologies. Then it is simulated using HSPICE to check for its functionality, Static Noise Margin (SNM), power dissipation, area occupancy and access time. Except the precharge circuits and the basic storage cells, remaining part of the circuitry is same for both 6T SRAM array and New Loadless 9T SRAM array. Compared to the conventional 6T SRAM array, the new loadless 41 SRAM array consumes less power with less area in deep submicron CMOS technologies. Also the SNM of the new loadless 4T SRAM cell is as good as that of the 6T SRAM cell for higher values of Cell Ratio (CR).
引用
收藏
页码:666 / +
页数:2
相关论文
共 50 条
  • [41] Radiation tolerant VLSI circuits in standard deep submicron CMOS technologies for the LHC experiments: Practical design aspects
    Anelli, G
    Campbell, M
    Delmastro, M
    Faccio, F
    Florian, S
    Giraldo, A
    Heijne, E
    Jarron, P
    Kloukinas, K
    Marchioro, A
    Moreira, P
    Snoeys, W
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1999, 46 (06) : 1690 - 1696
  • [42] A New Sub-300mV 8T SRAM Cell Design in 90nm CMOS
    Pasandi, Ghasem
    Fakhraie, Sied Mehdi
    2013 17TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2013), 2013, : 39 - 44
  • [43] HIGH-DENSITY FULL-CMOS SRAM CELL TECHNOLOGY WITH A DEEP-SUBMICRON SPACING BETWEEN NMOS AND PMOSFET
    MATSUOKA, F
    ISHIMARU, K
    GOJOHBORI, H
    KOIKE, H
    UNNO, Y
    SAI, M
    KONDO, T
    ICHIKAWA, R
    KAKUMU, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (08) : 1385 - 1394
  • [44] Design of radix 4 SRT dividers for single precision DSP in deep submicron CMOS technology
    Pham, Tung N.
    Swartzander, Earl E., Jr.
    2006 IEEE INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND INFORMATION TECHNOLOGY, VOLS 1 AND 2, 2006, : 236 - +
  • [45] DESIGN AND PERFORMANCE ANALYSIS OF 6T SRAM CELL IN 22nm CMOS AND FINFET TECHNOLOGY NODES
    Sanjana, S. R.
    Ramakrishna, Balaji S.
    Samiksha
    Banu, Roohila
    Shubham, Prateek
    2017 INTERNATIONAL CONFERENCE ON RECENT ADVANCES IN ELECTRONICS AND COMMUNICATION TECHNOLOGY (ICRAECT), 2017, : 38 - 42
  • [46] A deep sub-micron SRAM cell design and analysis methodology
    Kang, DW
    Kim, YB
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 858 - 861
  • [47] The Effect of Pixel Design and Operation Conditions on Linear Output Range of 4T CMOS Image Sensors
    Zhang, Wenxuan
    Xu, Xing
    Cheng, Zhengxi
    SENSORS, 2024, 24 (06)
  • [48] Ultra Low-Power 7T SRAM Cell Design Based on CMOS
    Moghaddam, Majid
    Moaiyeri, Mohammad Hossein
    Eshghi, Mohammad
    2015 23RD IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2015, : 1357 - 1361
  • [49] Design and Analysis of SRAM Cell in 4H-SiC
    Elgabra, Hazem
    Siddiqui, Aamenah
    Singh, Shakti
    2016 IEEE 59TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2016, : 878 - 881
  • [50] Stability analysis and robust design of polysilicon TFT load 4M SRAM cell by statistical method
    Lee, GW
    Yang, GY
    Han, CH
    QUALITY AND RELIABILITY ENGINEERING INTERNATIONAL, 1998, 14 (05) : 357 - 364