Integration of TmSiO/HfO2 Dielectric Stack in Sub-nm EOT High-k/Metal Gate CMOS Technology

被引:16
作者
Litta, Eugenio Dentoni [1 ]
Hellstrom, Per-Erik [1 ]
Ostling, Mikael [1 ]
机构
[1] KTH Royal Inst Technol, Sch Informat & Commun Technol, S-16440 Kista, Sweden
关键词
Bias temperature instability (BTI); CMOS; equivalent oxide thickness (EOT); HfO2; high-k; mobility; reliability; silicate; thulium; thulium silicate (TmSiO); time-dependent dielectric breakdown (TDDB); INTERFACIAL LAYER; KAPPA; OXIDE; DEVICES; FUTURE;
D O I
10.1109/TED.2015.2391179
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Integration of a high-k interfacial layer (IL) is a promising technological solution to improve the scalability of high-k/metal gate CMOS technology. We have previously demonstrated a CMOS-compatible integration scheme for thulium silicate (TmSiO) IL and shown excellent characteristics in terms of equivalent oxide thickness (EOT), interface state density, channel mobility, and threshold voltage control. Here, we report on optimized annealing conditions leading to gate leakage current density comparable with state-of-the-art SiOx/HfO2 nFETs (0.7 A/cm(2) at 1 V gate bias) at sub-nm EOT (as low as 0.6 nm), with near-symmetric threshold voltages (0.5 V for nFETs and -0.4 V for pFETs). We demonstrate an excellent performance benefit of the TmSiO/HfO2 stack, i.e., improved channel mobility over SiOx/HfO2 dielectric stacks, demonstrating high-field electron and hole mobility of 230 and 70 cm(2)/Vs, respectively, after forming gas anneal at EOT = 0.8 nm. Finally, the reliability of the TmSiO/HfO2/TiN gate stack is investigated, demonstrating 10-year expected life-times for both oxide integrity and threshold voltage stability at an operating voltage of 0.9 V.
引用
收藏
页码:934 / 939
页数:6
相关论文
共 29 条
[1]  
Ando T., 2009, Electron Devices Meeting (IEDM), 2009 IEEE International, P1, DOI DOI 10.1109/IEDM.2009.5424335
[2]  
Ando T., 2014, PROC S VLSI TECHNOL, P1, DOI [10.1109/VLSIT.2014.6894358, DOI 10.1109/VLSIT.2014.6894358]
[3]   Origins of Effective Work Function Roll-Off Behavior for High-κ Last Replacement Metal Gate Stacks [J].
Ando, Takashi ;
Cartier, Eduard A. ;
Bruley, John ;
Choi, Kisik ;
Narayanan, Vijay .
IEEE ELECTRON DEVICE LETTERS, 2013, 34 (06) :729-731
[4]   Ultimate Scaling of High-κ Gate Dielectrics: Higher-κ or Interfacial Layer Scavenging? [J].
Ando, Takashi .
MATERIALS, 2012, 5 (03) :478-500
[5]   Maximized Benefit of La-Al-O Higher-k Gate Dielectrics by Optimizing the La/Al Atomic Ratio [J].
Arimura, Hiroaki ;
Brown, Stephen L. ;
Callegari, Alessandro ;
Kellock, Andrew ;
Bruley, John ;
Copel, Matt ;
Watanabe, Heiji ;
Narayanan, Vijay ;
Ando, Takashi .
IEEE ELECTRON DEVICE LETTERS, 2011, 32 (03) :288-290
[6]   Voltage Ramp Stress Based Stress-And-Sense Test Method For Reliability Characterization Of Hf-Base High-k/Metal Gate Stacks For CMOS Technologies [J].
Cartier, E. ;
Kerber, A. ;
Krishnan, S. ;
Linder, B. ;
Ando, T. ;
Frank, M. M. ;
Choi, K. ;
Narayanan, V. .
PHYSICS AND TECHNOLOGY OF HIGH-K MATERIALS 9, 2011, 41 (03) :337-348
[7]  
Cartier E., 2011, IEEE INT EL DEV M, P441
[8]   The past, present and future of high-k/metal gates [J].
Choi, Kisik ;
Ando, Takashi ;
Cartier, Eduard ;
Kerber, Andreas ;
Paruchuri, Vamsi ;
Iacoponi, John ;
Narayanan, Vijay .
SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 3, 2013, 53 (03) :17-26
[9]  
Dentoni Litta E., 2014, THESIS KTH ROY I TEC
[10]   Effective electron mobility in Si inversion layers in metal-oxide-semiconductor systems with a high-κ insulator:: The role of remote phonon scattering [J].
Fischetti, MV ;
Neumayer, DA ;
Cartier, EA .
JOURNAL OF APPLIED PHYSICS, 2001, 90 (09) :4587-4608