Effect of via separation and low-k dielectric materials on the thermal characteristics of Cu interconnects

被引:40
作者
Chiang, TY [1 ]
Banerjee, K [1 ]
Saraswat, KC [1 ]
机构
[1] Stanford Univ, Ctr Integrated Syst, Stanford, CA 94305 USA
来源
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST | 2000年
关键词
D O I
10.1109/IEDM.2000.904306
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper reports the impact of vias on the spatial distribution of temperature rise in metal lines and shows that the temperature is highly dependent on the via separation. A 3-D electro-thermal simulation methodology using a short-pulse stress is presented to evaluate interconnect design options from a thermal point of view. The simulation methodology has also been applied to quantify the use of dummy thermal vias as additional heat sinking paths to alleviate the temperature rise in the metal wires for the first time. Finally, the impact of metal wire aspect ratio and low-k dielectrics on interconnect thermal characteristics is discussed.
引用
收藏
页码:261 / 264
页数:4
相关论文
共 11 条
  • [1] High-current failure model for VLSI interconnects under short-pulse stress conditions
    Banerjee, K
    Amerasekera, A
    Cheung, N
    Hu, CM
    [J]. IEEE ELECTRON DEVICE LETTERS, 1997, 18 (09) : 405 - 407
  • [2] Banerjee K., 1999, Proceedings 1999 Design Automation Conference (Cat. No. 99CH36361), P885, DOI 10.1109/DAC.1999.782207
  • [3] Investigation of self-heating phenomenon in small geometry vias using scanning joule expansion microscopy
    Banerjee, K
    Wu, GH
    Igeta, M
    Amerasekera, A
    Majumdar, A
    Hu, CM
    [J]. 1999 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 37TH ANNUAL, 1999, : 297 - 302
  • [4] The effect of interconnect scaling and low-k dielectric on the thermal characteristics of the IC metal
    Banerjee, K
    Amerasekera, A
    Dixit, G
    Hu, CM
    [J]. IEDM - INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST 1996, 1996, : 65 - 68
  • [5] Banerjee K., 2000, Proc. IRPS, P354
  • [6] FLEMING JG, 1996, P ADV MET INT SYST U
  • [7] IDA J, 1994, VLSI TECHN S, P59
  • [8] ZHAO B, 1998, S VLSI TECHN, P28
  • [9] Damascene integration of copper and ultra-low-k xerogel for high performance interconnects
    Zielinski, EM
    Russell, SW
    List, RS
    Wilson, AM
    Jin, C
    Newton, KJ
    Lu, JP
    Hurd, T
    Hsu, WY
    Cordasco, V
    Gopikanth, M
    Korthuis, V
    Lee, W
    Cerny, G
    Russell, NM
    Smith, PB
    O'Brien, S
    Havemann, RH
    [J]. INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 936 - 938
  • [10] 1997, NATL TECHNOLOGY ROAD