MOS devices;
reliability;
lifetime model;
substrate current;
gate current;
D O I:
10.1016/j.sse.2004.11.020
中图分类号:
TM [电工技术];
TN [电子技术、通信技术];
学科分类号:
0808 ;
0809 ;
摘要:
Experimental results are presented to indicate that the widely used power-law models for lifetime estimation are questionable for deep-submicron (<0.25 mun) MOS devices, particularly for the case of large substrate current stressing. This observation is attributed to the presence of current components, such as the gate tunneling current and base current of parasitic bipolar transistor, that do not induce device degradation. A more effective extrapolation method is proposed as an alternative for the reliability characterization of deep-submicron MOS devices. (C) 2004 Elsevier Ltd. All rights reserved.