A high-performance full swing 1-bit hybrid full adder cell

被引:9
|
作者
Hussain, Shahbaz [1 ]
Hasan, Mehedi [2 ,3 ]
Agrawal, Gazal [1 ]
Hasan, Mohd [1 ]
机构
[1] Aligarh Muslim Univ, Dept Elect Engn, Aligarh, Uttar Pradesh, India
[2] North South Univ, Dept Elect & Comp Engn, Dhaka, Bangladesh
[3] Univ Sci & Technol Chittagong, Dept Elect & Elect Engn, Zakir Hossain Rd, Khulshi 4202, Chattogram, Bangladesh
关键词
1-bit adder; FinFET; full adder; hybrid adder; XOR-XNOR; DESIGN;
D O I
10.1049/cds2.12097
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This study proposes an 18-transistor full adder (FA) cell based on the full swing hybrid logic style. It has a first stage comprising the XOR-XNOR module followed by pass transistors and inverters to generate the sum and carry outputs. The performance evaluation of the proposed FA cell has been carried out using an HSPICE simulator at the 16 nm process node by comparing it with eight existing FAs over the supply voltage ranging from 0.4 to 1.0 V. The proposed adder achieved 34.77% improvement in propagation delay, 48.8% improvement in average power and 66.58% improvement in Power Delay Product compared to the conventional CMOS Mirror adder while operating at 0.8 V. Moreover, its performance metrics are also better than those of other latest existing adder cells. Hence, the proposed FA is suitable for modern high performance digital processors.
引用
收藏
页码:210 / 217
页数:8
相关论文
共 50 条
  • [41] Design and implementation of 20-T hybrid full adder for high-performance arithmetic applications
    Kandpal, Jyoti
    Tomar, Abhishek
    Agarwal, Mayur
    MICROELECTRONICS JOURNAL, 2021, 115
  • [42] Design of 1-bit Full Adder Using NMOS based Negative Differential Resistance
    Chowdhury, Subhajit Dutta
    Chaudhuri, Rajarshi Roy
    Sarkar, Mili
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 630 - 636
  • [43] Performance Analysis of 1 Bit Full Adder Circuits for 45 nm Technology
    Shrivas, Vipin Kumar
    Yadav, Ravi
    Singh, Indra Vijay
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2018, 13 (01) : 88 - 92
  • [44] A comparison of adiabatic logic circuit techniques for an energy efficient 1-bit full adder design
    Gupta, A
    Ganesh, TS
    IETE JOURNAL OF RESEARCH, 2004, 50 (01) : 29 - 35
  • [45] Investigating the 20T Hybrid Full Adder Design for Low Power and High-Performance Computing
    Goel, Satvik
    Kumar, Saurabh
    Tripathi, Ritam
    Bajpai, Shivansh
    Soni, Rahul
    Chauhan, R. K.
    IETE JOURNAL OF RESEARCH, 2024, 70 (12) : 8684 - 8691
  • [46] 1-bit full adder design using next generation semiconductor devices and performance benchmarking at low supply voltages
    S. Lakshmanachari
    Sadulla Shaik
    G. S. R. Satyanarayana
    Inapudi Vasavi
    Vallabhuni Vijay
    Chandra Shekar Pittala
    International Journal of System Assurance Engineering and Management, 2024, 15 : 950 - 956
  • [47] 1-bit full adder design using next generation semiconductor devices and performance benchmarking at low supply voltages
    Lakshmanachari, S.
    Shaik, Sadulla
    Satyanarayana, G. S. R.
    Vasavi, Inapudi
    Vijay, Vallabhuni
    Pittala, Chandra Shekar
    INTERNATIONAL JOURNAL OF SYSTEM ASSURANCE ENGINEERING AND MANAGEMENT, 2024, 15 (03) : 950 - 956
  • [48] Design and implementation of high-performance 20-T hybrid full adder circuit
    Kandpal, Jyoti
    Tomar, Abhishek
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 119 (01) : 97 - 110
  • [49] Performance Analysis of 1 bit Full Adder Using GDI Logic
    Mohan, Shoba
    Rangaswamy, Nakkeeran
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [50] An Energy Efficient and Fast Hybrid Full Adder Circuit
    Hussain, Md. Shahbaz
    Kandpal, Jyoti
    Malik, Aiman
    Hasan, Mohd
    2022 5TH INTERNATIONAL CONFERENCE ON MULTIMEDIA, SIGNAL PROCESSING AND COMMUNICATION TECHNOLOGIES (IMPACT), 2022,