A high-performance full swing 1-bit hybrid full adder cell

被引:9
|
作者
Hussain, Shahbaz [1 ]
Hasan, Mehedi [2 ,3 ]
Agrawal, Gazal [1 ]
Hasan, Mohd [1 ]
机构
[1] Aligarh Muslim Univ, Dept Elect Engn, Aligarh, Uttar Pradesh, India
[2] North South Univ, Dept Elect & Comp Engn, Dhaka, Bangladesh
[3] Univ Sci & Technol Chittagong, Dept Elect & Elect Engn, Zakir Hossain Rd, Khulshi 4202, Chattogram, Bangladesh
关键词
1-bit adder; FinFET; full adder; hybrid adder; XOR-XNOR; DESIGN;
D O I
10.1049/cds2.12097
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This study proposes an 18-transistor full adder (FA) cell based on the full swing hybrid logic style. It has a first stage comprising the XOR-XNOR module followed by pass transistors and inverters to generate the sum and carry outputs. The performance evaluation of the proposed FA cell has been carried out using an HSPICE simulator at the 16 nm process node by comparing it with eight existing FAs over the supply voltage ranging from 0.4 to 1.0 V. The proposed adder achieved 34.77% improvement in propagation delay, 48.8% improvement in average power and 66.58% improvement in Power Delay Product compared to the conventional CMOS Mirror adder while operating at 0.8 V. Moreover, its performance metrics are also better than those of other latest existing adder cells. Hence, the proposed FA is suitable for modern high performance digital processors.
引用
收藏
页码:210 / 217
页数:8
相关论文
共 50 条
  • [31] High-performance low-power full-swing full adder cores with output driving capability
    Tung, Chiou-Kou
    Shieh, Shao-Hui
    Hung, Yu-Cherng
    Tsai, Ming-Chien
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 614 - +
  • [32] Implementation of Low Power 1-bit Hybrid Full Adder using 22 nm CMOS Technology
    Keerthana, M.
    Ravichandran, T.
    2020 6TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION SYSTEMS (ICACCS), 2020, : 1215 - 1217
  • [33] Low Power High Speed 1-bit Full Adder Circuit Design in DSM Technology
    Yadav, Ashish
    Shrivastava, Bhawna P.
    Dadoria, Ajay Kumar
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [34] High Performance and Energy Efficient FinFET Based 1-Bit PT Full Adders
    Saraswathi, Ch.
    Rani, N. Usha
    Nagateja, T.
    2016 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH, 2016, : 334 - 337
  • [35] Low-Power Hybrid 1-Bit Full-Adder Circuit for Energy Efficient Arithmetic Applications
    Parameshwara, M. C.
    Srinivasaiah, H. C.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2017, 26 (01)
  • [36] A 1-bit full adder using CNFET based dual chirality high speed domino logic
    Garg, Sandeep
    Gupta, Tarun K.
    Pandey, Amit K.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2020, 48 (01) : 115 - 133
  • [37] Design of a 1-Bit Full Adder for the Reduction of Power and PDP Using Pass Transistors
    Bhatnagar, Deepak
    Arif, Mohammad
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2013, 8 (01): : 59 - 64
  • [38] SDTSPC-technique for low power noise aware 1-bit full adder
    Verma, Preeti
    Sharma, Ajay K.
    Noor, Arti
    Pandey, Vinay S.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2017, 92 (02) : 303 - 314
  • [39] Comparative Analysis and Optimization of Active Power and Delay of 1-Bit Full Adder at 45 nm Technology
    Gupta, Raju
    Pandey, Satya Prakash
    Akashe, Shyam
    2013 STUDENTS CONFERENCE ON ENGINEERING AND SYSTEMS (SCES): INSPIRING ENGINEERING AND SYSTEMS FOR SUSTAINABLE DEVELOPMENT, 2013,
  • [40] Low voltage high performance hybrid full adder
    Kumar, Pankaj
    Sharma, Rajender Kumar
    ENGINEERING SCIENCE AND TECHNOLOGY-AN INTERNATIONAL JOURNAL-JESTECH, 2016, 19 (01): : 559 - 565