Methodology for Analysis of TSV Stress Induced Transistor Variation and Circuit Performance

被引:0
|
作者
Yu, Li [1 ]
Chang, Wen-Yao [2 ]
Zuo, Kewei [2 ]
Wang, Jean [2 ]
Yu, Douglas [2 ]
Boning, Duane [1 ]
机构
[1] MIT, Microsyst Technol Labs, Cambridge, MA 02139 USA
[2] Taiwan Semicond Mfg Co Ltd, Hsinchu, Taiwan
来源
2012 13TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED) | 2012年
关键词
THRESHOLD-VOLTAGE;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As continued scaling becomes increasingly difficult, 3D integration with through silicon vias (TSVs) has emerged as a viable solution to achieve higher bandwidth and power efficiency. Mechanical stress induced by thermal mismatch between TSVs and the silicon bulk arising during wafer fabrication and 3D integration, is a key constraint. In this work, we propose a complete flow to characterize the influence of TSV stress on transistor and circuit performance. First, we analyze the thermal stress contour near the silicon surface with single and multiple TSVs through both finite element analysis (FEA) and linear superposition methods. Then, the biaxial stress is converted to mobility and threshold voltage variations depending on transistor type and geometric relation between TSVs and transistors. Next, we propose an efficient algorithm to calculate circuit variation corresponding to TSV stress based on a grid partition approach. Finally, we discuss a TSV pattern optimization strategy, and employ a series of 17-stage ring oscillators using 40 nm CMOS technology as a test case for the proposed approach.
引用
收藏
页码:216 / 222
页数:7
相关论文
共 50 条
  • [1] A Holistic Analysis of Circuit Performance Variations in 3-D ICs With Thermal and TSV-Induced Stress Considerations
    Marella, Sravan K.
    Sapatnekar, Sachin S.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (07) : 1308 - 1321
  • [2] Physically Based Modeling of Stress-Induced Variation in Nanoscale Transistor Performance
    Xu, Nuo
    Wang, Lynn Tao-Ning
    Neureuther, Andrew R.
    Liu, Tsu-Jae King
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2011, 11 (03) : 378 - 386
  • [3] TSV Stress-Aware Performance and Reliability Analysis
    Ali, Muhammad
    Ahmed, Mohammad A.
    Chrzanowska-Jeske, Malgorzata
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 737 - 740
  • [4] Comprehensive Analysis of Thermal Mechanical Stress induced by Cu TSV and its Impact on Device Performance
    Song, Chongshen
    He, Ran
    Yu, Daquan
    Wan, Lixi
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 85 - 89
  • [5] Orthotropic Stress Field Induced by TSV and Its Impact on Device Performance
    Hsieh, C. C.
    Teng, H. A.
    Jeng, S. P.
    Jan, S. B.
    Chen, M. F.
    Chang, J. H.
    Chang, C. H.
    Yang, K. F.
    Lin, Y. C.
    Wu, T. J.
    Chiou, W. C.
    Hou, S. Y.
    Yu, Doug C. H.
    2011 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE AND MATERIALS FOR ADVANCED METALLIZATION (IITC/MAM), 2011,
  • [6] A holistic analysis of circuit timing variations in 3D-ICs with thermal and TSV-induced stress considerations
    Marella, Sravan K.
    Kumar, Sanjay V.
    Sapatnekar, Sachin S.
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 317 - 324
  • [7] Methodology for optimizing transistor performance
    Waldo, WG
    MICROELECTRONIC DEVICE TECHNOLOGY, 1997, 3212 : 24 - 32
  • [8] A complete resistance extraction methodology and circuit models for typical TSV structures
    Chung, Hsien
    Tu, Che-Min
    Lwo, Ben-Je
    Lee, Chih-Yuan
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2013, 100 (09) : 1256 - 1269
  • [9] Analysis of systematic variation and impact on circuit performance
    Banerjee, Shayak
    Elakkumanan, Praveen
    Chidambarrao, Dureseti
    Culp, James
    Orshansky, Michael
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION II, 2008, 6925
  • [10] PERFORMANCE VARIATION OF NANO-SCALED DEVICES IN 3D-IC PACKAGING ARCHITECTURE INDUCED BY TSV RESIDUAL STRESS
    Lee, Chang-Chun
    Huang, Pei-Chen
    Wang, Chi-Wei
    PROCEEDINGS OF THE ASME INTERNATIONAL MECHANICAL ENGINEERING CONGRESS AND EXPOSITION, 2019, VOL 10, 2020,