A High-Performance InAs/GaSb Core-Shell Nanowire Line-Tunneling TFET: An Atomistic Mode-Space NEGF Study

被引:20
作者
Afzalian, Aryan [1 ,2 ]
Doornbos, Gerben [1 ]
Shen, Tzer-Min [3 ]
Passlack, Matthias [1 ]
Wu, Jeff [3 ]
机构
[1] TSMC Europe, B-3001 Leuven, Belgium
[2] IMEC, B-3001 Leuven, Belgium
[3] TSMC, Hsinchu 30844, Taiwan
关键词
Semiconductor device modeling; semiconductor heterojunctions; tunnel transistors; quantum wires; quantum effect semiconductor devices; quantum theory; FIELD-EFFECT TRANSISTORS; QUANTUM TRANSPORT; SIMULATION; NEMO5; FETS;
D O I
10.1109/JEDS.2018.2881335
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Using a tight-binding mode-space NEGF technique, we explore the essential physics, design and performance potential of the III-V core-shell (CS) nanowire (NW) heterojunction tunneling field-effect transistor (TFET). The CS TFET "line-tunneling" current increases significantly with the core diameter d(C) and outperforms the best III-V axial "point-tunneling" NW heterojunction TFET ION by up to 6 x for d(C) = 6.6 nm. Reaching such a high level of current at low supply voltage, however, requires and involves specific and sometime unanticipated optimizations and physics that are thoroughly investigated here. In spite of the commonly accepted view, we also show and explain the weak gate-length dependency observed for the line-tunneling current in a III-V TFET. We further investigate the effect of electron-phonon scattering and discrete dopant impurity band tails on optimized CS NW TFETs. Including those non-idealities, the CS-TFET inverter performance significantly outperforms that of the axial TFETs. The low-power (LP) V-DD = 0.35V CS-inverter delay is comparable to that of the high-performance (HP) Si CMOS using V-DD = 0.55V, which shows promise for an LP TFET technology with HP speed.
引用
收藏
页码:88 / 99
页数:12
相关论文
共 1 条
  • [1] Optimization of InAs/GaSb core-shell nanowire structure for improved TFET performance
    Singh, Sankalp Kumar
    Kakkerla, Ramesh Kumar
    Joseph, H. Bijo
    Gupta, Ankur
    Anandan, Deepak
    Nagarajan, Venkatesan
    Yu, Hung Wei
    Thiruvadigal, D. John
    Chang, Edward Yi
    MATERIALS SCIENCE IN SEMICONDUCTOR PROCESSING, 2019, 101 : 247 - 252