Holding voltage investigation of advanced SCR-based protection structures for CMOS technology

被引:11
|
作者
Tazzoli, A.
Marino, F. A.
Cordoni, M.
Benvenuti, A.
Colombo, P.
Zanoni, E.
Meneghesso, G.
机构
[1] Univ Padua, DEI, I-35131 Padua, Italy
[2] STMicroelect, Agrate Brianza, Mi, Italy
关键词
D O I
10.1016/j.microrel.2007.07.078
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A new silicon-controlled rectifier low voltage triggered (SCR-LVT), to be adopted as protection structure against electrostatic discharge (ESD) events, has been developed and characterized. A high holding voltage has been obtained thanks to the insertion of two parasitic bipolar transistors, achieved adding a n-buried region to a conventional SCR structure. These two parasitic transistors partially destroy the loop feedback gain of the two main npn and pup BJTs, resulting in an increase of the sustaining (holding) voltage during the ESD event. A strong dependence of the holding voltage with the ESD pulse width has also been observed, caused by self-heating effects. 2D-device simulations (DESSIS Synopsys) have been performed obtaining results that perfectly fit the measurements over a wide temperature range (25 degrees C - 125 degrees C). Using device simulation results, the factors that influence the holding voltage, in terms of temperature dependence, but also in the behavior of the parasitic BJTs, are explained. A guideline to change the SCR holding voltage, related to the SCR design layout without any change to process parameters, is also proposed. (C) 2007 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1444 / 1449
页数:6
相关论文
共 50 条
  • [21] High holding voltage SCR for robust electrostatic discharge protection
    齐钊
    乔明
    何逸涛
    张波
    Chinese Physics B, 2017, 26 (07) : 350 - 355
  • [22] Design and Analysis of an Efficient High Holding Voltage SCR for ESD Protection
    Zhou, Zijie
    Jin, Xiangliang
    2017 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2017,
  • [23] A Modified LDMOS-SCR with High Holding Voltage for high voltage FSD Protection
    Song, Wenqiang
    Liu, Zhiwei
    Liou, Juin J.
    2019 8TH INTERNATIONAL SYMPOSIUM ON NEXT GENERATION ELECTRONICS (ISNE), 2019,
  • [24] A New dual directional SCR with high holding voltage for High Voltage ESD protection
    Song, Shiyu
    Du, Feibo
    Hou, Fei
    Song, Wenqiang
    Liu, Zhiwei
    Liu, Jizhi
    2019 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2019,
  • [25] Latch-up Free ESD Protection Design With SCR Structure in Advanced CMOS Technology
    Wang, Chang-Tzu
    Tang, Tien-Hao
    Su, Kuan-Cheng
    2011 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2011,
  • [26] Cascoded LVTSCR with tunable holding voltage for ESD protection in bulk CMOS technology without latchup danger
    Ker, MD
    Chang, HH
    SOLID-STATE ELECTRONICS, 2000, 44 (03) : 425 - 445
  • [27] Advanced SCR ESD protection circuits for CMOS/SOI nanotechnologies
    Mergens, MPJ
    Marichal, O
    Thijs, S
    Van Camp, B
    Russ, CC
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 481 - 488
  • [28] SCR device with dynamic holding voltage for on-chip ESD protection in a 0.25-μm fully salicided CMOS process
    Ker, MD
    Chen, ZP
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (10) : 1731 - 1733
  • [29] Design of Dual-Direction SCR With High Holding Voltage for High Voltage ESD Protection
    Liu, Yujie
    Jin, Xiangliang
    2022 INTERNATIONAL EOS/ESD SYMPOSIUM ON DESIGN AND SYSTEM (IEDS), 2022,
  • [30] SCR-Based Bidirectional Circuit Breaker for DC System Protection With Soft Reclosing Capability
    Marwaha, Mridul
    Satpathi, Kuntal
    Sathik, Mohamed Halick Mohamed
    Pou, Josep
    Gajanayake, Chandana Jayampathi
    Gupta, Amit Kumar
    Molligoda, Devinda
    Surapaneni, Ravi Kiran
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2023, 70 (05) : 4739 - 4750