A High-Speed and Low-Power Pipelined Binary Search Analog to Digital Converter

被引:0
|
作者
Mesgarani, Ali [1 ]
Tekin, Ahmet [2 ]
Ay, Suat U. [1 ]
机构
[1] Univ Idaho, Moscow, ID 83843 USA
[2] Istanbul Sehir Univ, Dept Elect Engn, Istanbul, Turkey
关键词
ADC; CMOS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new analog to digital converter (ADC) architecture targeting ultra high speed and low power applications. The proposed ADC enables operation of SAR ADCs in a pipelined fashion trading latency for speed. Proposed ADC works based on binary search principle. The requirement for residue amplifier in conventional pipelined ADCs is eliminated by interleaved sampling of the analog input signal. Compared to an n-bit asynchronous SAR ADC, where the sampling rate is limited by n quantization delays and n DAC delays, the proposed ADC speed is only limited by two comparator delays and two DAC delays. A 6-bit 1 GS/s pipelined binary search (PBS) ADC was designed in 90nm CMOS process. Designed PBS ADC reaches a peak SNDR of 35.4dB consuming 3.8mW from a single 1.2V power supply.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Neuro-fuzzy system with high-speed low-power analog blocks
    Wang, Wei-zhi
    Jin, Dong-ming
    FUZZY SETS AND SYSTEMS, 2006, 157 (22) : 2974 - 2982
  • [42] HIGH-SPEED AND LOW-POWER DISSIPATION GaAs DIGITAL ICs.
    Nagano, Kazutoshi
    Tamura, Akiyoshi
    Hasegawa, Katsuya
    Tezuka, Akitoshi
    Uenoyama, Takeshi
    Nishii, Katsunori
    Tanpo, Toshiharu
    Onuma, Takeshi
    National technical report, 1986, 32 (02): : 223 - 230
  • [43] High-Speed Low-Power Bootstrapped Level Converter for Dual Supply Systems
    Han, Sang-Keun
    Park, KeeChan
    Kong, Bai-Sun
    Jun, Young-Hyun
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 871 - 874
  • [44] Low-power and high-speed pipelined ADC using time-aligned CDS technique
    Kook, Youn-Jae
    Li, Jipeng
    Lee, Bumha
    Moon, Un-Ku
    PROCEEDINGS OF THE IEEE 2007 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2007, : 321 - +
  • [45] Low-Power High-Speed On-Chip Asynchronous Wave-pipelined CML SerDes
    Jaiswal, Ashok
    Walk, Dominik
    Fang, Yuan
    Hofmann, Klaus
    2014 27TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2014, : 5 - 10
  • [46] HIGH-SPEED ANALOG-TO-DIGITAL CONVERTER FOR SCANNING SYSTEMS
    ROBRA, J
    MESSTECHNIK, 1972, 80 (08): : 235 - &
  • [47] HIGH-SPEED PARALLEL-SERIES ANALOG DIGITAL CONVERTER
    POGOSOV, AY
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1987, 30 (03) : 579 - 583
  • [48] HIGH-SPEED ANALOG-DIGITAL CONVERTER WITH LOGARITHMIC SCALE
    BELONOSOV, YI
    YAMNYI, VE
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1979, 22 (01) : 81 - 84
  • [49] HIGH-SPEED 10-BIT ANALOG DIGITAL CONVERTER
    MELESHKO, EA
    OLEINIK, SV
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1987, 30 (01) : 89 - 92
  • [50] A low temperature pipelined analog-to-digital converter
    Mäkiniemi, TK
    Kosonen, PJ
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 849 - 852