A High-Speed and Low-Power Pipelined Binary Search Analog to Digital Converter

被引:0
作者
Mesgarani, Ali [1 ]
Tekin, Ahmet [2 ]
Ay, Suat U. [1 ]
机构
[1] Univ Idaho, Moscow, ID 83843 USA
[2] Istanbul Sehir Univ, Dept Elect Engn, Istanbul, Turkey
来源
2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS) | 2011年
关键词
ADC; CMOS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new analog to digital converter (ADC) architecture targeting ultra high speed and low power applications. The proposed ADC enables operation of SAR ADCs in a pipelined fashion trading latency for speed. Proposed ADC works based on binary search principle. The requirement for residue amplifier in conventional pipelined ADCs is eliminated by interleaved sampling of the analog input signal. Compared to an n-bit asynchronous SAR ADC, where the sampling rate is limited by n quantization delays and n DAC delays, the proposed ADC speed is only limited by two comparator delays and two DAC delays. A 6-bit 1 GS/s pipelined binary search (PBS) ADC was designed in 90nm CMOS process. Designed PBS ADC reaches a peak SNDR of 35.4dB consuming 3.8mW from a single 1.2V power supply.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Compensation of multi-channel mismatches in high-speed high-resolution photonic analog-to-digital converter
    Yang, Guang
    Zou, Weiwen
    Yu, Lei
    Wu, Kan
    Chen, Jianping
    OPTICS EXPRESS, 2016, 24 (21): : 24061 - 24074
  • [42] A Novel High Frequency Low Voltage Low Power Current Mode Analog to Digital Converter Pipeline
    Bchir, Mounira
    Ettaghzouti, Thouraya
    Hassen, Nejib
    JOURNAL OF LOW POWER ELECTRONICS, 2019, 15 (04) : 368 - 378
  • [43] A Survey on Different Modules of Low-Power High-Speed Hybrid Full Adder Circuits
    Saraswat, Vivek
    Kumar, Ankur
    Pal, Pratosh Kumar
    Nagaria, R. K.
    2017 4TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND ELECTRONICS (UPCON), 2017, : 323 - 328
  • [45] Review on High-Speed Dynamic Comparators for Analog to Digital Converters
    Krishna, Komala
    Nambath, Nandakumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (13)
  • [46] Low-power and high-speed LSIs using 0.25-μm CMOS/SIMOX
    Ino, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1997, E80C (12) : 1532 - 1538
  • [47] A Low-Power Successive Approximation Analog-to-Digital Converter Based on 2-bit/step Comparison
    Sugiyama, Naoki
    Noto, Hiroshi
    Nishigami, Yoshito
    Oda, Ryosuke
    Waho, Takao
    40TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC ISMVL 2010, 2010, : 325 - 330
  • [48] A low-power low-offset dynamic comparator for analog to digital converters
    Hassanpourghadi, Mohsen
    Zamani, Milad
    Sharifkhani, Mohammad
    MICROELECTRONICS JOURNAL, 2014, 45 (02) : 256 - 262
  • [49] High speed CMOS digital-to-analog converter with linear interpolator
    Wang, HW
    Chan, CF
    Choy, CS
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2000, 46 (04) : 1137 - 1142
  • [50] A high speed analog to digital converter for ultra wide band applications
    Mohan, Anand
    Zayegh, Aladin
    Stojcevski, Alex
    EMERGING DIRECTIONS IN EMBEDDED AND UBIQUITOUS COMPUTING, PROCEEDINGS, 2007, 4809 : 169 - 180