A High-Speed and Low-Power Pipelined Binary Search Analog to Digital Converter

被引:0
|
作者
Mesgarani, Ali [1 ]
Tekin, Ahmet [2 ]
Ay, Suat U. [1 ]
机构
[1] Univ Idaho, Moscow, ID 83843 USA
[2] Istanbul Sehir Univ, Dept Elect Engn, Istanbul, Turkey
来源
2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS) | 2011年
关键词
ADC; CMOS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new analog to digital converter (ADC) architecture targeting ultra high speed and low power applications. The proposed ADC enables operation of SAR ADCs in a pipelined fashion trading latency for speed. Proposed ADC works based on binary search principle. The requirement for residue amplifier in conventional pipelined ADCs is eliminated by interleaved sampling of the analog input signal. Compared to an n-bit asynchronous SAR ADC, where the sampling rate is limited by n quantization delays and n DAC delays, the proposed ADC speed is only limited by two comparator delays and two DAC delays. A 6-bit 1 GS/s pipelined binary search (PBS) ADC was designed in 90nm CMOS process. Designed PBS ADC reaches a peak SNDR of 35.4dB consuming 3.8mW from a single 1.2V power supply.
引用
收藏
页数:4
相关论文
共 50 条
  • [31] An ultra low-power low-voltage switched-comparator successive approximation analog to digital converter
    Valaee, Ali
    Maymandi-nejad, Mohammad
    IEICE ELECTRONICS EXPRESS, 2009, 6 (15): : 1098 - 1104
  • [32] Low-Voltage and High-Speed CMOS Circuit Design with Low-Power Mode
    Berg, Yngvar
    Mirmotahari, Omid
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 57 - 60
  • [33] A low-power and high-speed impulse-transmission CMOS interface circuit
    Nogawa, M
    Ohtomo, Y
    Ino, M
    IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (12) : 1733 - 1737
  • [34] A low-power high-speed hybrid CMOS full adder for embedded system
    Tung, Chiou-Kou
    Hung, Yu-Cherng
    Shieh, Shao-Hui
    Huang, Guo-Shing
    PROCEEDINGS OF THE 2007 IEEE WORKSHOP ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS AND SYSTEMS, 2007, : 199 - +
  • [35] An Enhanced StrongArm Dynamic Latch Comparator for Low-Power and High-Speed Applications
    Vanessa, Noumbissi Sidze Laure
    Hertz, Pancha Yannick
    Evariste, Wembe Tafo
    Jerome, Folla Kamdem
    Bernard, Essimbi Zobo
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2025,
  • [36] High-speed low-power multiplexer-based selector for priority policy
    Chiu, Jih-ching
    Yang, Kai-ming
    COMPUTERS & ELECTRICAL ENGINEERING, 2013, 39 (02) : 202 - 213
  • [37] A Low-Power High-Speed Sensing Scheme for Single-Ended SRAM
    Shi, Dashan
    You, Heng
    Yuan, Jia
    Wang, Yulian
    Qiao, Shushan
    IEICE TRANSACTIONS ON ELECTRONICS, 2022, E105C (11) : 712 - 719
  • [38] Design of Low Power High Speed SAR based 16-bit Analog to Digital Converter: Charge Sharing Approach
    Zahal, A. Umer C. P.
    Manjula, B. J.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 1506 - 1510
  • [39] Design of a low-power 12-bit 1msps sar analog-to-digital converter
    Chun J.-I.
    Choi Y.-J.
    Ryu J.-Y.
    Journal of Institute of Control, Robotics and Systems, 2021, 27 (01) : 26 - 31
  • [40] A low-power and high-speed parallel binary comparator based on inter-stage modified binary tree structure and power-delay improved cell elements
    Rahimi, M.
    Ghaznavi-Ghoushchi, M. B.
    MICROELECTRONICS JOURNAL, 2019, 88 : 37 - 46