A High-Speed and Low-Power Pipelined Binary Search Analog to Digital Converter

被引:0
|
作者
Mesgarani, Ali [1 ]
Tekin, Ahmet [2 ]
Ay, Suat U. [1 ]
机构
[1] Univ Idaho, Moscow, ID 83843 USA
[2] Istanbul Sehir Univ, Dept Elect Engn, Istanbul, Turkey
关键词
ADC; CMOS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new analog to digital converter (ADC) architecture targeting ultra high speed and low power applications. The proposed ADC enables operation of SAR ADCs in a pipelined fashion trading latency for speed. Proposed ADC works based on binary search principle. The requirement for residue amplifier in conventional pipelined ADCs is eliminated by interleaved sampling of the analog input signal. Compared to an n-bit asynchronous SAR ADC, where the sampling rate is limited by n quantization delays and n DAC delays, the proposed ADC speed is only limited by two comparator delays and two DAC delays. A 6-bit 1 GS/s pipelined binary search (PBS) ADC was designed in 90nm CMOS process. Designed PBS ADC reaches a peak SNDR of 35.4dB consuming 3.8mW from a single 1.2V power supply.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] A Time-to-Digital Converter for Low-Power Consumption Single Slope Analog-to-Digital Converters in a High-Speed CMOS Image Sensor
    Li, Ziyi
    Gao, Zhiyuan
    MICROMACHINES, 2024, 15 (05)
  • [22] A 1.8-V high-speed 13-bit pipelined analog to digital converter for digital IF applications
    Aslanzadeh, HA
    Mehrmanesh, S
    Vahidfar, MB
    Atarodi, M
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I: ANALOG CIRCUITS AND SIGNAL PROCESSING, 2003, : 885 - 888
  • [23] A high speed low power analog to digital converter for biomedical application
    Zarifi, M. H.
    Frounchi, J.
    Asgarifar, S.
    Nia, M. Baradaran
    Dehkhoda, F.
    2008 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-4, 2008, : 1211 - 1214
  • [24] LOW-POWER ANALOG-TO-DIGITAL CONVERTER AND MULTIPLEXER
    KINDLMANN, PJ
    GLENDAY, I
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1974, IM23 (02) : 149 - 154
  • [25] A low-power reconfigurable analog-to-digital converter
    Gulati, K
    Lee, HS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (12) : 1900 - 1911
  • [26] A High-Speed Low-Power Multitask Digital Vision Chip
    Noohi, Mohammad Sajad
    Sayedi, Sayed Masoud
    Jalili, Armin
    2014 SECOND RSI/ISM INTERNATIONAL CONFERENCE ON ROBOTICS AND MECHATRONICS (ICROM), 2014, : 161 - 165
  • [27] A high-speed power and resolution adaptive flash analog-to-digital converter
    Nahata, S
    Choi, K
    Yoo, J
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 33 - 36
  • [28] High-speed CMOS current-mode wave-pipelined analog-to-digital converter
    Wu, CY
    Liow, YY
    ICECS 2000: 7TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS & SYSTEMS, VOLS I AND II, 2000, : 907 - 910
  • [29] Digitally Assisted Low-Power Pipelined Analog-to-Digital Converters
    Piatak, Ivan
    Morozov, Dmitry
    Pilipko, Mikhail
    PROCEEDINGS OF THE 2015 IEEE NORTH WEST RUSSIA SECTION YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING CONFERENCE (2015 ELCONRUSNW), 2015, : 254 - 256
  • [30] A High-Speed Low-Power Low-Latency Pipelined ROM-Less DDFS
    Hatai, Indranil
    Chakrabarti, Indrajit
    ADVANCED COMPUTING, PT III, 2011, 133 : 108 - 119