A High-Speed and Low-Power Pipelined Binary Search Analog to Digital Converter

被引:0
|
作者
Mesgarani, Ali [1 ]
Tekin, Ahmet [2 ]
Ay, Suat U. [1 ]
机构
[1] Univ Idaho, Moscow, ID 83843 USA
[2] Istanbul Sehir Univ, Dept Elect Engn, Istanbul, Turkey
来源
2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS) | 2011年
关键词
ADC; CMOS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a new analog to digital converter (ADC) architecture targeting ultra high speed and low power applications. The proposed ADC enables operation of SAR ADCs in a pipelined fashion trading latency for speed. Proposed ADC works based on binary search principle. The requirement for residue amplifier in conventional pipelined ADCs is eliminated by interleaved sampling of the analog input signal. Compared to an n-bit asynchronous SAR ADC, where the sampling rate is limited by n quantization delays and n DAC delays, the proposed ADC speed is only limited by two comparator delays and two DAC delays. A 6-bit 1 GS/s pipelined binary search (PBS) ADC was designed in 90nm CMOS process. Designed PBS ADC reaches a peak SNDR of 35.4dB consuming 3.8mW from a single 1.2V power supply.
引用
收藏
页数:4
相关论文
共 50 条
  • [1] A Low Voltage Low Power and High Speed Binary Search Analog to Digital Converter
    Badawy, Ahmed
    Hegazi, Emad
    2015 IEEE CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS (ICECS), 2015, : 280 - 283
  • [2] A High Speed Low Power Pipelined SAR Analog to Digital Converter
    Kuo, Ko-Chi
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [3] High-speed low-power comparator for analog to digital converters
    Khorami, Ata
    Sharifkhani, Mohammad
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2016, 70 (07) : 886 - 894
  • [4] Trends in the Design of High-speed, Low-power Analog-to-Digital Converters
    Furuta, Masanori
    Itakura, Tetsuro
    2015 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2015, : 169 - 171
  • [5] AN OPTIMIZED LOW POWER PIPELINE ANALOG-TO-DIGITAL CONVERTER FOR HIGH-SPEED WLAN APPLICATION
    Ye, Mao
    Wu, Bin
    Zhu, Yongxu
    Zhou, Yumei
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (05)
  • [6] A low-power reconfigurable analog-to-digital converter
    Gulati, K
    Lee, HS
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (12) : 1900 - 1911
  • [7] Digitally Assisted Low-Power Pipelined Analog-to-Digital Converters
    Piatak, Ivan
    Morozov, Dmitry
    Pilipko, Mikhail
    PROCEEDINGS OF THE 2015 IEEE NORTH WEST RUSSIA SECTION YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING CONFERENCE (2015 ELCONRUSNW), 2015, : 254 - 256
  • [8] Neuro-fuzzy system with high-speed low-power analog blocks
    Wang, Wei-zhi
    Jin, Dong-ming
    FUZZY SETS AND SYSTEMS, 2006, 157 (22) : 2974 - 2982
  • [9] A novel time-based low-power pipeline analog to digital converter
    Zarifi, Mohammad Hossein
    Frounchi, Javad
    Farshchi, Shahin
    Judy, Jack W.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2010, 62 (03) : 281 - 289
  • [10] Design criterion for high-speed low-power SC circuits
    Amoroso, F. A.
    Pugliese, A.
    Cappuccino, G.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2011, 39 (10) : 1067 - 1078