A Fractional-N Digital LC-PLL Using Coupled Frequency Doubler With Frequency-Tracking Loop for Wireline Applications

被引:4
|
作者
Shin, Dongseok [1 ]
Kim, Hyung Seok [1 ]
Liu, Chuan-Chang [1 ]
Wali, Priya [1 ]
Murthy, Savyasaachi Keshava [1 ]
Fan, Yongping [1 ]
机构
[1] Intel Corp, Hillsboro, OR 97124 USA
关键词
Oscillators; Resonant frequency; Couplings; Phase locked loops; Frequency modulation; Tuning; Power demand; Coupled oscillator; current re-use; digitally controlled oscillator (DCO); frequency doubler; frequency-tracking loop; phase-locked loop (PLL); phase noise (PN); voltage-controlled oscillator (VCO); CMOS; SYNTHESIZER; CONVERTER; WAVE;
D O I
10.1109/JSSC.2021.3122986
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a 23.9-29.4 GHz digital LC-phase-locked loop (PLL) architecture with a low phase noise (PN) and power-efficient coupled frequency doubler for 224 Gb/s PAM-4 transmitter clocking. The proposed frequency doubler is designed with two oscillators running at 14 and 28 GHz which are coupled by a transformer. Compared to a conventional frequency doubler or a two-way coupled oscillator, the coupling between the 14 and 28 GHz oscillators provides extra PN reduction as the 14 GHz oscillator can achieve lower PN than the 28 GHz one. In addition, by stacking the two oscillators through the transformer, the current is reused and hence power consumption is reduced. To optimize the PN performance across process, voltage, and temperature (PVT), a compact and power-efficient frequency-tracking loop (FTL) is implemented. The 14 GHz oscillator output is fed to the PLL feedback divider rather than the doubled output, which enables power saving in the prescaler divider in the feedback path. The proposed PLL is fabricated in 10 nm FinFET technology and the PLL achieves a 65 fs random jitter at the transmitter output after a 1st-order 4 MHz-BW CDR filtering which enables the industry's first 224 Gb/s PAM-4 transmitter. Compared with a reference NMOS-GM LC-digitally controlled oscillator (DCO) implemented on the same die, the proposed coupled frequency doubler achieves 4.75 dB lower PN with only a 25% power consumption increase. The LC-PLL consumes 17.1 mW from a 0.8/1.0 V regulated supply and occupies an area of 0.088 mm(2).
引用
收藏
页码:1736 / 1748
页数:13
相关论文
共 50 条
  • [31] A Fractional-N PLL for Multiband (0.8-6 GHz) Communications Using Binary-Weighted D/A Differentiator and Offset-Frequency Δ-Σ Modulator
    Jian, Heng-Yu
    Xu, Zhiwei
    Wu, Yi-Cheng
    Chang, Mau-Chung Frank
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) : 768 - 780
  • [32] A 1.7 GHz Fractional-N Frequency Synthesizer Based on a Multiplying Delay-Locked Loop
    Levantino, Salvatore
    Marucci, Giovanni
    Marzin, Giovanni
    Fenaroli, Andrea
    Samori, Carlo
    Lacaita, Andrea L.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (11) : 2678 - 2691
  • [33] A 26GHz Fractional-N Digital Frequency Synthesizer Leveraging Noise Profiles of Three Functional Stages
    Bae, Seongun
    Lee, Minseob
    Cho, Hwasuk
    Sim, Jae-Yoon
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2021, 68 (09) : 3063 - 3067
  • [34] Method to Determine Quantization-Related Parameters of the Digital-to-Time Converter in a Fractional-N Frequency Synthesizer
    Wang, Xu
    Kennedy, Michael Peter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025, 72 (02) : 708 - 718
  • [35] A Fractional-N Ring PLL Using Harmonic-Mixer-Based Dual Feedback and Split-Feedback Frequency Division With Phase-Domain Filtering
    Osada, Masaru
    Xu, Zule
    Yang, Zunsong
    Iizuka, Tetsuya
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024, 59 (07) : 2171 - 2184
  • [36] A 28nm CMOS Digital Fractional-N PLL with-245.5dB FOM and a Frequency Tripler For 802.11abgn/ac Radio
    Gao, Xiang
    Tee, Luns
    Wu, Wanghua
    Lee, Kun-Seok
    Paramanandam, Arvind Anumula
    Jha, Anuranjan
    Liu, Norman
    Chan, Edwin
    Lin, Li
    2015 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2015, 58 : 166 - U229
  • [37] A 66-fs-rms Jitter 12.8-to-15.2-GHz Fractional-N Bang-Bang PLL With Digital Frequency-Error Recovery for Fast Locking
    Santiccioli, Alessio
    Mercandelli, Mario
    Bertulessi, Luca
    Parisi, Angelo
    Cherniak, Dmytro
    Lacaita, Andrea L.
    Samori, Carlo
    Levantino, Salvatore
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (12) : 3349 - 3361
  • [38] The Delta-Sigma Modulator of Fractional-N Frequency Synthesizer for Wireless Sensors Network Applications
    Gao, Zhiqiang
    Lan, Jinbao
    Liu, Xiaowei
    Yin, Liang
    MICRO-NANO TECHNOLOGY XV, 2014, 609-610 : 1014 - 1019
  • [39] A 2.4-GHz monolithic fractional-N frequency synthesizer with robust phase-switching prescaler and loop capacitance multiplier
    Shu, KL
    Sánchez-Sinencio, E
    Silva-Martínez, J
    Embabi, SHK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (06) : 866 - 874
  • [40] A fast-locking fractional-N frequency synthesizer using a new variable bandwidth method
    Feng, Yan
    Xu, Jiangtao
    Wu, Minshun
    Chen, Guican
    IEICE ELECTRONICS EXPRESS, 2013, 10 (14):