Digital domain measurement and cancellation of residue amplifier nonlinearity in pipelined ADCs

被引:27
作者
Murmann, Boris [1 ]
Boser, Bernhard E. [2 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
[2] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
关键词
adaptive systems; analog-digital conversion; calibration; linearization techniques; parameter estimation;
D O I
10.1109/TIM.2007.907950
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital correction and calibration techniques have been extensively used to cancel linear circuit imperfections in pipelined analog-to-digital converters (ADCs). The self-calibration technique proposed in this paper provides a means of measuring and canceling nonlinear errors of interstage amplifiers in the digital domain. The calibration of nonlinearity coefficients is based on pseudorandom signal modulation and evaluation of digital code histograms. The scheme does not introduce additional precision hardware or test signals and operates in the background without interrupting normal converter operation. The simulation results of a 12-bit ADC show that the calibration is capable of improving the effective number of bits from 7 to 11.8 while achieving parameter adaptation time constants on the order of 100 ms at a sampling rate of 100 MS/s.
引用
收藏
页码:2504 / 2514
页数:11
相关论文
共 22 条
[1]  
[Anonymous], 1973, INTRO THEORY STAT
[2]  
Arnold B. C., 1998, A First Course in Order Statistics
[3]  
Birkhoff G., 1996, SURVEY MODERN ALGEBR
[4]   A power optimized 13-b Msamples/s pipelined analog-to-digital converter in 1.2 mu m CMOS [J].
Cline, DW ;
Gray, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) :294-303
[5]   A 12-bit 80-MSample/s pipelined ADC with bootstrapped digital calibration [J].
Grace, CR ;
Hurst, PJ ;
Lewis, SH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (05) :1038-1046
[6]   A 12b 80MS/s pipelined ADC with bootstrapped digital calibration [J].
Grace, CR ;
Hurst, PJ ;
Lewis, SH .
2004 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE, DIGEST OF TECHNICAL PAPERS, 2004, 47 :460-461
[7]  
Gray P., 2001, ANAL DESIGN ANALOG I
[8]   A 15-B 1-MSAMPLE/S DIGITALLY SELF-CALIBRATED PIPELINE ADC [J].
KARANICOLAS, AN ;
LEE, HS ;
BACRANIA, KL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (12) :1207-1215
[9]   Background interstage gain calibration technique for pipelined ADCs [J].
Keane, JP ;
Hurst, PJ ;
Lewis, SH .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (01) :32-43
[10]   A 10-B 20-MSAMPLE/S ANALOG-TO-DIGITAL CONVERTER [J].
LEWIS, SH ;
FETTERMAN, HS ;
GROSS, GF ;
RAMACHANDRAN, R ;
VISWANATHAN, TR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (03) :351-358