Redundant Residue Number System Code for Fault-Tolerant Hybrid Memories

被引:18
作者
Haron, Nor Zaidi [1 ,2 ]
Hamdioui, Said [1 ]
机构
[1] Delft Univ Technol, Fac Elect Engn Math & Comp Sci, Comp Engn Lab, NL-2628 CD Delft, Netherlands
[2] Univ Teknikal Malaysia Melaka, Fac Elect & Comp Engn, Durian Tunggal 76100, Melaka, Malaysia
关键词
Hybrid memories; nanowire; residue number system; fault-tolerance; error correction codes; MULTIPLE ERROR-DETECTION; DEFECT;
D O I
10.1145/1899390.1899394
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Hybrid memories are envisioned as one of the alternatives to existing semiconductor memories. Although offering enormous data storage capacity, low power consumption, and reduced fabrication complexity (at least for the memory cell array), such memories are subject to a high degree of intermittent and transient faults leading to reliability issues. This article examines the use of Conventional Redundant Residue Number System (C-RRNS) error correction code, which has been extensively used in digital signal processing and communication, to detect and correct intermittent and transient cluster faults in hybrid memories. It introduces a modified version of C-RRNS, referred to as 6M-RRNS, to realize the aims at lower area overhead and performance penalty. The experimental results show that 6M-RRNS realizes a competitive error correction capability, provides larger data storage capacity, and offers higher decoding performance as compared to C-RRNS and Reed-Solomon (RS) codes. For instance, for 64-bit hybrid memories at 10% fault rate, 6M-RRNS has 98.95% error correction capability, which is 0.35% better than RS and 0.40% less than C-RRNS. Moreover, when considering 1Tbit memory, 6M-RRNS offers 4.35% more data storage capacity than RS and 11.41% more than C-RRNS. Additionally, it decodes up to 5.25 times faster than C-RRNS.
引用
收藏
页数:19
相关论文
共 34 条
  • [1] ERROR CORRECTING PROPERTIES OF REDUNDANT RESIDUE NUMBER SYSTEMS
    BARSI, F
    MAESTRINI, P
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1973, C 22 (03) : 307 - 315
  • [2] Biswas S, 2007, 2007 IEEE INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURE, P85
  • [3] BULLIS K, ULTRADENSE MOL MEMOR
  • [4] California Molecular Electronics Corporation (CALMEC&REG
  • [5] ), MOL EL TECHN
  • [6] Nonphotolithographic nanoscale memory density prospects
    DeHon, A
    Goldstein, SC
    Kuekes, PJ
    Lincoln, P
    [J]. IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2005, 4 (02) : 215 - 228
  • [7] GHOSH S, 2008, DYNAMIC LOW DENSITY
  • [8] Multiple error detection and correction based on redundant residue number systems
    Goh, Vik Tor
    Siddiqi, Mohammad Umar
    [J]. IEEE TRANSACTIONS ON COMMUNICATIONS, 2008, 56 (03) : 325 - 330
  • [9] Residue-Based Code for Reliable Hybrid Memories
    Haron, Nor Zaidi
    Hamdioui, Said
    [J]. 2009 IEEE/ACM INTERNATIONAL SYMPOSIUM ON NANOSCALE ARCHITECTURES, 2009, : 27 - 32
  • [10] HARON NZ, 2011, P DES AUT T IN PRESS