A 10-Gb/s CMOS clock and data recovery circuit with an analog phase interpolator

被引:81
|
作者
Kreienkamp, R [1 ]
Langmann, U [1 ]
Zimmermann, C [1 ]
Aoyama, T [1 ]
Siedhoff, H [1 ]
机构
[1] Ruhr Univ Bochum, D-44780 Bochum, Germany
关键词
analog quadrature phase interpolator; chip-to-chip interconnects; CMOS; half-rate clock and data recovery;
D O I
10.1109/JSSC.2005.843624
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 10-Gb/s clock and data recovery (CDR) circuit for use in multichannel applications. The module aligns the phase of a plesiochronous system clock to the incoming data by use of phase interpolation. Thus, coupling between voltage-controlled oscillators (VCOs) in adjacent channels can be avoided. The controller for the phase interpolator is realized with analog circuitry to overcome the speed and phase resolution limitations of digital implementations. Fabricated in a 0.11-mu m CMOS technology the module has a size of 0.25 x 1.4 mm(2). The power consumption is 220 mW from a supply voltage of 1.5 V. The CDR exceeds the SDH/SONET jitter tolerance specifications with a pseudo random bit sequence of length 2(23)-1 and a bit-error rate threshold. of 10(-12). The retimed and demultiplexed data has an rms jitter of 3.2 ps at a data rate of 2.7 Gb/s.
引用
收藏
页码:736 / 743
页数:8
相关论文
共 50 条
  • [21] A low-power 10Gb/s CMOS clock and data recovery circuit with a quarter-rate phase detector
    Safari, Hamed
    Baghtash, Hassan Faraji
    Aghdam, Esmaeil Najafi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 119 (02) : 269 - 282
  • [22] A low-power 10Gb/s CMOS clock and data recovery circuit with a quarter-rate phase detector
    Hamed Safari
    Hassan Faraji Baghtash
    Esmaeil Najafi Aghdam
    Analog Integrated Circuits and Signal Processing, 2024, 119 : 269 - 282
  • [23] Optical clock recovery from 10-Gb/s NRZ signal
    Betti, S
    Bulli, C
    Curti, F
    Duca, E
    Persia, S
    Reale, A
    Tosi-Beleffi, GM
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2004, 42 (06) : 435 - 437
  • [24] A 10 Gb/s burst-mode clock and data recovery circuit
    顾皋蔚
    朱恩
    林叶
    刘文松
    半导体学报, 2012, 33 (07) : 126 - 130
  • [25] A 10 Gb/s burst-mode clock and data recovery circuit
    Gu Gaowei
    Zhu En
    Lin Ye
    Liu Wensong
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (07)
  • [26] A new 1.25-Gb/s burst mode Clock and Data Recovery circuit using two Digital Phase Aligners and a Phase Interpolator
    Seong, Chang-Kyung
    Lee, Seung-Woo
    Choi, Woo-Young
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2008, E91B (05) : 1397 - 1402
  • [27] Experimental Demonstration of a Novel 5/10-Gb/s Burst-Mode Clock and Data Recovery Circuit for Gigabit PONs
    Zeng, Ming
    Shastri, Bhavin J.
    Zicha, Nicholas
    Plant, David V.
    OFC: 2009 CONFERENCE ON OPTICAL FIBER COMMUNICATION, VOLS 1-5, 2009, : 2364 - 2366
  • [28] A 2-Stage Phase Interpolator Used in Clock Data Recovery Circuit
    Quan, Dongxu
    Lian, Xiameng
    PROCEEDINGS OF 2020 IEEE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE AND INFORMATION SYSTEMS (ICAIIS), 2020, : 721 - 725
  • [29] A 40Gb/s clock and data recovery circuit in 0.18μm CMOS technology
    Lee, J
    Razavi, B
    2003 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE: DIGEST OF TECHNICAL PAPERS, 2003, 46 : 242 - +
  • [30] A 20 Gb/s fast acquisition clock and data recovery circuit in 0.18 μm CMOS
    Modir, Naeeme
    Sheikhaei, Samad
    Foroozande, Behjat
    Soleiman, Elias
    International Journal of Circuits, Systems and Signal Processing, 2013, 7 (04): : 240 - 247